2008-08-19 02:08:40 -06:00
|
|
|
/*
|
|
|
|
* OMAP2/3 powerdomain control
|
|
|
|
*
|
2010-01-26 20:12:59 -07:00
|
|
|
* Copyright (C) 2007-2008 Texas Instruments, Inc.
|
|
|
|
* Copyright (C) 2007-2009 Nokia Corporation
|
2008-08-19 02:08:40 -06:00
|
|
|
*
|
|
|
|
* Written by Paul Walmsley
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef ASM_ARM_ARCH_OMAP_POWERDOMAIN
|
|
|
|
#define ASM_ARM_ARCH_OMAP_POWERDOMAIN
|
|
|
|
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/list.h>
|
|
|
|
|
|
|
|
#include <asm/atomic.h>
|
|
|
|
|
2009-10-20 10:40:47 -06:00
|
|
|
#include <plat/cpu.h>
|
2008-08-19 02:08:40 -06:00
|
|
|
|
|
|
|
|
|
|
|
/* Powerdomain basic power states */
|
|
|
|
#define PWRDM_POWER_OFF 0x0
|
|
|
|
#define PWRDM_POWER_RET 0x1
|
|
|
|
#define PWRDM_POWER_INACTIVE 0x2
|
|
|
|
#define PWRDM_POWER_ON 0x3
|
|
|
|
|
2009-12-08 16:33:12 -07:00
|
|
|
#define PWRDM_MAX_PWRSTS 4
|
|
|
|
|
2008-08-19 02:08:40 -06:00
|
|
|
/* Powerdomain allowable state bitfields */
|
2010-05-18 20:24:01 -06:00
|
|
|
#define PWRSTS_ON (1 << PWRDM_POWER_ON)
|
2010-09-27 14:02:56 -06:00
|
|
|
#define PWRSTS_OFF (1 << PWRDM_POWER_OFF)
|
2008-08-19 02:08:40 -06:00
|
|
|
#define PWRSTS_OFF_ON ((1 << PWRDM_POWER_OFF) | \
|
|
|
|
(1 << PWRDM_POWER_ON))
|
|
|
|
|
|
|
|
#define PWRSTS_OFF_RET ((1 << PWRDM_POWER_OFF) | \
|
|
|
|
(1 << PWRDM_POWER_RET))
|
|
|
|
|
2010-01-26 20:12:52 -07:00
|
|
|
#define PWRSTS_RET_ON ((1 << PWRDM_POWER_RET) | \
|
|
|
|
(1 << PWRDM_POWER_ON))
|
|
|
|
|
2008-08-19 02:08:40 -06:00
|
|
|
#define PWRSTS_OFF_RET_ON (PWRSTS_OFF_RET | (1 << PWRDM_POWER_ON))
|
|
|
|
|
|
|
|
|
[ARM] OMAP3 pwrdm: add hardware save-and-restore (SAR) support
OMAP3430ES2+ introduces a new feature: optional powerdomain context
hardware save-and-restore (SAR). Currently, this feature only applies
to USBHOST and USBTLL module context when the USBHOST or CORE
powerdomains enter a low-power sleep state[1]. This feature avoids
re-enumeration of USB devices when the powerdomains return from idle,
which is potentially time-consuming.
This patch adds support for enabling and disabling hardware
save-and-restore to the powerdomain code. Three new functions are
added, pwrdm_enable_hdwr_sar(), pwrdm_disable_hdwr_sar(), and
pwrdm_can_hdwr_sar(). A new struct powerdomain "flags" field is
added, with a PWRDM_HAS_HDWR_SAR flag to indicate powerdomains with
SAR support.
Thanks to Jouni Högander <jouni.hogander@nokia.com> for reviewing an
earlier version of these patches, and Richard Woodruff <r-woodruff2@ti.com>
for clarifying the purpose of these bits.
1. For the USBHOST controller module, context loss occurs when the
USBHOST powerdomain enters off-idle. For USBTLL, context loss
occurs either if CORE enters off-idle, or if the CORE logic is
configured to turn off when CORE enters retention-idle (OSWR).
34xx ES2 TRM 4.8.6.1.1, 4.8.6.1.2
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2008-06-25 18:09:37 -06:00
|
|
|
/* Powerdomain flags */
|
|
|
|
#define PWRDM_HAS_HDWR_SAR (1 << 0) /* hardware save-and-restore support */
|
2009-12-08 16:33:15 -07:00
|
|
|
#define PWRDM_HAS_MPU_QUIRK (1 << 1) /* MPU pwr domain has MEM bank 0 bits
|
|
|
|
* in MEM bank 1 position. This is
|
|
|
|
* true for OMAP3430
|
|
|
|
*/
|
2010-05-18 20:24:03 -06:00
|
|
|
#define PWRDM_HAS_LOWPOWERSTATECHANGE (1 << 2) /*
|
|
|
|
* support to transition from a
|
|
|
|
* sleep state to a lower sleep
|
|
|
|
* state without waking up the
|
|
|
|
* powerdomain
|
|
|
|
*/
|
[ARM] OMAP3 pwrdm: add hardware save-and-restore (SAR) support
OMAP3430ES2+ introduces a new feature: optional powerdomain context
hardware save-and-restore (SAR). Currently, this feature only applies
to USBHOST and USBTLL module context when the USBHOST or CORE
powerdomains enter a low-power sleep state[1]. This feature avoids
re-enumeration of USB devices when the powerdomains return from idle,
which is potentially time-consuming.
This patch adds support for enabling and disabling hardware
save-and-restore to the powerdomain code. Three new functions are
added, pwrdm_enable_hdwr_sar(), pwrdm_disable_hdwr_sar(), and
pwrdm_can_hdwr_sar(). A new struct powerdomain "flags" field is
added, with a PWRDM_HAS_HDWR_SAR flag to indicate powerdomains with
SAR support.
Thanks to Jouni Högander <jouni.hogander@nokia.com> for reviewing an
earlier version of these patches, and Richard Woodruff <r-woodruff2@ti.com>
for clarifying the purpose of these bits.
1. For the USBHOST controller module, context loss occurs when the
USBHOST powerdomain enters off-idle. For USBTLL, context loss
occurs either if CORE enters off-idle, or if the CORE logic is
configured to turn off when CORE enters retention-idle (OSWR).
34xx ES2 TRM 4.8.6.1.1, 4.8.6.1.2
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2008-06-25 18:09:37 -06:00
|
|
|
|
2008-08-19 02:08:40 -06:00
|
|
|
/*
|
2010-01-26 20:12:52 -07:00
|
|
|
* Number of memory banks that are power-controllable. On OMAP4430, the
|
|
|
|
* maximum is 5.
|
2008-08-19 02:08:40 -06:00
|
|
|
*/
|
2010-01-26 20:12:52 -07:00
|
|
|
#define PWRDM_MAX_MEM_BANKS 5
|
2008-08-19 02:08:40 -06:00
|
|
|
|
2008-08-19 02:08:44 -06:00
|
|
|
/*
|
|
|
|
* Maximum number of clockdomains that can be associated with a powerdomain.
|
2010-01-26 20:12:52 -07:00
|
|
|
* CORE powerdomain on OMAP4 is the worst case
|
2008-08-19 02:08:44 -06:00
|
|
|
*/
|
2010-01-26 20:12:52 -07:00
|
|
|
#define PWRDM_MAX_CLKDMS 9
|
2008-08-19 02:08:44 -06:00
|
|
|
|
2008-08-19 02:08:40 -06:00
|
|
|
/* XXX A completely arbitrary number. What is reasonable here? */
|
|
|
|
#define PWRDM_TRANSITION_BAILOUT 100000
|
|
|
|
|
2008-08-19 02:08:44 -06:00
|
|
|
struct clockdomain;
|
2008-08-19 02:08:40 -06:00
|
|
|
struct powerdomain;
|
|
|
|
|
2010-01-26 20:13:02 -07:00
|
|
|
/**
|
|
|
|
* struct powerdomain - OMAP powerdomain
|
|
|
|
* @name: Powerdomain name
|
|
|
|
* @omap_chip: represents the OMAP chip types containing this pwrdm
|
|
|
|
* @prcm_offs: the address offset from CM_BASE/PRM_BASE
|
|
|
|
* @pwrsts: Possible powerdomain power states
|
|
|
|
* @pwrsts_logic_ret: Possible logic power states when pwrdm in RETENTION
|
|
|
|
* @flags: Powerdomain flags
|
|
|
|
* @banks: Number of software-controllable memory banks in this powerdomain
|
|
|
|
* @pwrsts_mem_ret: Possible memory bank pwrstates when pwrdm in RETENTION
|
|
|
|
* @pwrsts_mem_on: Possible memory bank pwrstates when pwrdm in ON
|
|
|
|
* @pwrdm_clkdms: Clockdomains in this powerdomain
|
|
|
|
* @node: list_head linking all powerdomains
|
|
|
|
* @state:
|
|
|
|
* @state_counter:
|
|
|
|
* @timer:
|
|
|
|
* @state_timer:
|
|
|
|
*/
|
2008-08-19 02:08:40 -06:00
|
|
|
struct powerdomain {
|
|
|
|
const char *name;
|
|
|
|
const struct omap_chip_id omap_chip;
|
2010-01-26 20:13:01 -07:00
|
|
|
const s16 prcm_offs;
|
2008-08-19 02:08:40 -06:00
|
|
|
const u8 pwrsts;
|
|
|
|
const u8 pwrsts_logic_ret;
|
[ARM] OMAP3 pwrdm: add hardware save-and-restore (SAR) support
OMAP3430ES2+ introduces a new feature: optional powerdomain context
hardware save-and-restore (SAR). Currently, this feature only applies
to USBHOST and USBTLL module context when the USBHOST or CORE
powerdomains enter a low-power sleep state[1]. This feature avoids
re-enumeration of USB devices when the powerdomains return from idle,
which is potentially time-consuming.
This patch adds support for enabling and disabling hardware
save-and-restore to the powerdomain code. Three new functions are
added, pwrdm_enable_hdwr_sar(), pwrdm_disable_hdwr_sar(), and
pwrdm_can_hdwr_sar(). A new struct powerdomain "flags" field is
added, with a PWRDM_HAS_HDWR_SAR flag to indicate powerdomains with
SAR support.
Thanks to Jouni Högander <jouni.hogander@nokia.com> for reviewing an
earlier version of these patches, and Richard Woodruff <r-woodruff2@ti.com>
for clarifying the purpose of these bits.
1. For the USBHOST controller module, context loss occurs when the
USBHOST powerdomain enters off-idle. For USBTLL, context loss
occurs either if CORE enters off-idle, or if the CORE logic is
configured to turn off when CORE enters retention-idle (OSWR).
34xx ES2 TRM 4.8.6.1.1, 4.8.6.1.2
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2008-06-25 18:09:37 -06:00
|
|
|
const u8 flags;
|
2008-08-19 02:08:40 -06:00
|
|
|
const u8 banks;
|
|
|
|
const u8 pwrsts_mem_ret[PWRDM_MAX_MEM_BANKS];
|
|
|
|
const u8 pwrsts_mem_on[PWRDM_MAX_MEM_BANKS];
|
2008-08-19 02:08:44 -06:00
|
|
|
struct clockdomain *pwrdm_clkdms[PWRDM_MAX_CLKDMS];
|
2008-08-19 02:08:40 -06:00
|
|
|
struct list_head node;
|
2008-10-15 08:48:43 -06:00
|
|
|
int state;
|
2009-12-08 16:33:12 -07:00
|
|
|
unsigned state_counter[PWRDM_MAX_PWRSTS];
|
2010-02-24 12:05:50 -07:00
|
|
|
unsigned ret_logic_off_counter;
|
|
|
|
unsigned ret_mem_off_counter[PWRDM_MAX_MEM_BANKS];
|
2008-10-15 09:13:48 -06:00
|
|
|
|
|
|
|
#ifdef CONFIG_PM_DEBUG
|
|
|
|
s64 timer;
|
2009-12-08 16:33:12 -07:00
|
|
|
s64 state_timer[PWRDM_MAX_PWRSTS];
|
2008-10-15 09:13:48 -06:00
|
|
|
#endif
|
2008-08-19 02:08:40 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
void pwrdm_init(struct powerdomain **pwrdm_list);
|
|
|
|
|
|
|
|
struct powerdomain *pwrdm_lookup(const char *name);
|
|
|
|
|
2008-10-15 09:13:47 -06:00
|
|
|
int pwrdm_for_each(int (*fn)(struct powerdomain *pwrdm, void *user),
|
|
|
|
void *user);
|
2009-10-01 01:01:55 -06:00
|
|
|
int pwrdm_for_each_nolock(int (*fn)(struct powerdomain *pwrdm, void *user),
|
|
|
|
void *user);
|
2008-08-19 02:08:40 -06:00
|
|
|
|
2008-08-19 02:08:44 -06:00
|
|
|
int pwrdm_add_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
|
|
|
|
int pwrdm_del_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
|
|
|
|
int pwrdm_for_each_clkdm(struct powerdomain *pwrdm,
|
|
|
|
int (*fn)(struct powerdomain *pwrdm,
|
|
|
|
struct clockdomain *clkdm));
|
|
|
|
|
2008-08-19 02:08:40 -06:00
|
|
|
int pwrdm_get_mem_bank_count(struct powerdomain *pwrdm);
|
|
|
|
|
|
|
|
int pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
|
|
|
|
int pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
|
2009-01-27 19:12:50 -07:00
|
|
|
int pwrdm_read_pwrst(struct powerdomain *pwrdm);
|
2008-08-19 02:08:40 -06:00
|
|
|
int pwrdm_read_prev_pwrst(struct powerdomain *pwrdm);
|
|
|
|
int pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm);
|
|
|
|
|
|
|
|
int pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
|
|
|
|
int pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
|
|
|
|
int pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
|
|
|
|
|
|
|
|
int pwrdm_read_logic_pwrst(struct powerdomain *pwrdm);
|
|
|
|
int pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm);
|
2010-02-24 12:05:49 -07:00
|
|
|
int pwrdm_read_logic_retst(struct powerdomain *pwrdm);
|
2008-08-19 02:08:40 -06:00
|
|
|
int pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
|
|
|
|
int pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
|
2010-02-24 12:05:49 -07:00
|
|
|
int pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank);
|
2008-08-19 02:08:40 -06:00
|
|
|
|
[ARM] OMAP3 pwrdm: add hardware save-and-restore (SAR) support
OMAP3430ES2+ introduces a new feature: optional powerdomain context
hardware save-and-restore (SAR). Currently, this feature only applies
to USBHOST and USBTLL module context when the USBHOST or CORE
powerdomains enter a low-power sleep state[1]. This feature avoids
re-enumeration of USB devices when the powerdomains return from idle,
which is potentially time-consuming.
This patch adds support for enabling and disabling hardware
save-and-restore to the powerdomain code. Three new functions are
added, pwrdm_enable_hdwr_sar(), pwrdm_disable_hdwr_sar(), and
pwrdm_can_hdwr_sar(). A new struct powerdomain "flags" field is
added, with a PWRDM_HAS_HDWR_SAR flag to indicate powerdomains with
SAR support.
Thanks to Jouni Högander <jouni.hogander@nokia.com> for reviewing an
earlier version of these patches, and Richard Woodruff <r-woodruff2@ti.com>
for clarifying the purpose of these bits.
1. For the USBHOST controller module, context loss occurs when the
USBHOST powerdomain enters off-idle. For USBTLL, context loss
occurs either if CORE enters off-idle, or if the CORE logic is
configured to turn off when CORE enters retention-idle (OSWR).
34xx ES2 TRM 4.8.6.1.1, 4.8.6.1.2
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2008-06-25 18:09:37 -06:00
|
|
|
int pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm);
|
|
|
|
int pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm);
|
|
|
|
bool pwrdm_has_hdwr_sar(struct powerdomain *pwrdm);
|
|
|
|
|
2008-08-19 02:08:40 -06:00
|
|
|
int pwrdm_wait_transition(struct powerdomain *pwrdm);
|
|
|
|
|
2008-10-15 08:48:43 -06:00
|
|
|
int pwrdm_state_switch(struct powerdomain *pwrdm);
|
|
|
|
int pwrdm_clkdm_state_switch(struct clockdomain *clkdm);
|
|
|
|
int pwrdm_pre_transition(void);
|
|
|
|
int pwrdm_post_transition(void);
|
|
|
|
|
2008-08-19 02:08:40 -06:00
|
|
|
#endif
|