kernel-fxtec-pro1x/include/dt-bindings/reset
Martin Blumenstingl 097145777c dt-bindings: reset: meson8b: fix duplicate reset IDs
commit 4881873f4cc1460f63d85fa81363d56be328ccdc upstream.

According to the public S805 datasheet the RESET2 register uses the
following bits for the PIC_DC, PSC and NAND reset lines:
- PIC_DC is at bit 3 (meaning: RESET_VD_RMEM + 3)
- PSC is at bit 4 (meaning: RESET_VD_RMEM + 4)
- NAND is at bit 5 (meaning: RESET_VD_RMEM + 4)

Update the reset IDs of these three reset lines so they don't conflict
with PIC_DC and map to the actual hardware reset lines.

Fixes: 79795e20a1 ("dt-bindings: reset: Add bindings for the Meson SoC Reset Controller")
Signed-off-by: Martin Blumenstingl <martin.blumenstingl@googlemail.com>
Signed-off-by: Kevin Hilman <khilman@baylibre.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2020-01-23 08:21:26 +01:00
..
altr,rst-mgr-a10.h
altr,rst-mgr-a10sr.h
altr,rst-mgr-s10.h
altr,rst-mgr.h
amlogic,meson-axg-audio-arb.h
amlogic,meson-axg-reset.h
amlogic,meson-gxbb-reset.h
amlogic,meson8b-clkc-reset.h
amlogic,meson8b-reset.h
axg-aoclkc.h
cortina,gemini-reset.h
gxbb-aoclkc.h
hisi,hi6220-resets.h
imx7-reset.h
mt2701-resets.h
mt7622-reset.h
mt8135-resets.h
mt8173-resets.h
oxsemi,ox810se.h
oxsemi,ox820.h
pistachio-resets.h
qcom,gcc-apq8084.h
qcom,gcc-ipq806x.h
qcom,gcc-mdm9615.h
qcom,gcc-msm8660.h
qcom,gcc-msm8916.h
qcom,gcc-msm8960.h
qcom,gcc-msm8974.h
qcom,mmcc-apq8084.h
qcom,mmcc-msm8960.h
qcom,mmcc-msm8974.h
qcom,sdm845-aoss.h
snps,hsdk-reset.h
stih407-resets.h
stih415-resets.h
stih416-resets.h
stm32mp1-resets.h
sun4i-a10-ccu.h
sun5i-ccu.h
sun6i-a31-ccu.h
sun8i-a23-a33-ccu.h
sun8i-a83t-ccu.h
sun8i-de2.h
sun8i-h3-ccu.h
sun8i-r-ccu.h
sun8i-r40-ccu.h
sun8i-v3s-ccu.h
sun9i-a80-ccu.h
sun9i-a80-de.h
sun9i-a80-usb.h
sun50i-a64-ccu.h
sun50i-h6-ccu.h
sun50i-h6-r-ccu.h
tegra124-car.h
tegra186-reset.h
tegra194-reset.h
tegra210-car.h
ti-syscon.h