450dd430bf
* mem size now runtime configured (prev CONFIG_ARC_PLAT_SDRAM_SIZE) * core cpu clk runtime configured (prev CONFIG_ARC_PLAT_CLK) Signed-off-by: Vineet Gupta <vgupta@synopsys.com> Cc: Arnd Bergmann <arnd@arndb.de> Cc: Grant Likely <grant.likely@secretlab.ca>
21 lines
500 B
C
21 lines
500 B
C
/*
|
|
* Copyright (C) 2012 Synopsys, Inc. (www.synopsys.com)
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
|
|
#include <asm/clk.h>
|
|
|
|
unsigned long core_freq = 800000000;
|
|
|
|
/*
|
|
* As of now we default to device-tree provided clock
|
|
* In future we can determine this in early boot
|
|
*/
|
|
int arc_set_core_freq(unsigned long freq)
|
|
{
|
|
core_freq = freq;
|
|
return 0;
|
|
}
|