a56ec98357
Until "x86: dt: Cleanup local apic setup" we read the local apic address from the MSR and ignored the entry in DT. Reflect this change in the documentation. Signed-off-by: Sebastian Andrzej Siewior <bigeasy@linutronix.de> LKML-Reference: <1298830419-22681-1-git-send-email-bigeasy@linutronix.de> Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
26 lines
617 B
Text
26 lines
617 B
Text
Interrupt chips
|
|
---------------
|
|
|
|
* Intel I/O Advanced Programmable Interrupt Controller (IO APIC)
|
|
|
|
Required properties:
|
|
--------------------
|
|
compatible = "intel,ce4100-ioapic";
|
|
#interrupt-cells = <2>;
|
|
|
|
Device's interrupt property:
|
|
|
|
interrupts = <P S>;
|
|
|
|
The first number (P) represents the interrupt pin which is wired to the
|
|
IO APIC. The second number (S) represents the sense of interrupt which
|
|
should be configured and can be one of:
|
|
0 - Edge Rising
|
|
1 - Level Low
|
|
2 - Level High
|
|
3 - Edge Falling
|
|
|
|
* Local APIC
|
|
Required property:
|
|
|
|
compatible = "intel,ce4100-lapic";
|