501f2499b8
This fix prevents re-disabling and enabling of a previously disabled interrupt. On an SMP system with irq balancing enabled; If an interrupt is disabled from within its own interrupt context with disable_irq_nosync and is also earmarked for processor migration, the interrupt is blindly moved to the other processor and enabled without regard for its current "enabled" state. If there is an interrupt pending, it will unexpectedly invoke the irq handler on the new irq owning processor (even though the irq was previously disabled) The more intuitive fix would be to invoke disable_irq_nosync and enable_irq, but since we already have the desc->lock from __do_IRQ, we cannot call them directly. Instead we can use the same logic to disable and enable found in disable_irq_nosync and enable_irq, with regards to the desc->depth. This now prevents a disabled interrupt from being re-disabled, and more importantly prevents a disabled interrupt from being incorrectly enabled on a different processor. Signed-off-by: Bryan Holty <lgeek@frontiernet.net> Cc: Andi Kleen <ak@muc.de> Cc: "Luck, Tony" <tony.luck@intel.com> Signed-off-by: Andrew Morton <akpm@osdl.org> Signed-off-by: Linus Torvalds <torvalds@osdl.org>
65 lines
1.4 KiB
C
65 lines
1.4 KiB
C
#include <linux/irq.h>
|
|
|
|
#if defined(CONFIG_GENERIC_PENDING_IRQ)
|
|
|
|
void set_pending_irq(unsigned int irq, cpumask_t mask)
|
|
{
|
|
irq_desc_t *desc = irq_desc + irq;
|
|
unsigned long flags;
|
|
|
|
spin_lock_irqsave(&desc->lock, flags);
|
|
desc->move_irq = 1;
|
|
pending_irq_cpumask[irq] = mask;
|
|
spin_unlock_irqrestore(&desc->lock, flags);
|
|
}
|
|
|
|
void move_native_irq(int irq)
|
|
{
|
|
cpumask_t tmp;
|
|
irq_desc_t *desc = irq_descp(irq);
|
|
|
|
if (likely(!desc->move_irq))
|
|
return;
|
|
|
|
/*
|
|
* Paranoia: cpu-local interrupts shouldn't be calling in here anyway.
|
|
*/
|
|
if (CHECK_IRQ_PER_CPU(desc->status)) {
|
|
WARN_ON(1);
|
|
return;
|
|
}
|
|
|
|
desc->move_irq = 0;
|
|
|
|
if (likely(cpus_empty(pending_irq_cpumask[irq])))
|
|
return;
|
|
|
|
if (!desc->handler->set_affinity)
|
|
return;
|
|
|
|
assert_spin_locked(&desc->lock);
|
|
|
|
cpus_and(tmp, pending_irq_cpumask[irq], cpu_online_map);
|
|
|
|
/*
|
|
* If there was a valid mask to work with, please
|
|
* do the disable, re-program, enable sequence.
|
|
* This is *not* particularly important for level triggered
|
|
* but in a edge trigger case, we might be setting rte
|
|
* when an active trigger is comming in. This could
|
|
* cause some ioapics to mal-function.
|
|
* Being paranoid i guess!
|
|
*/
|
|
if (unlikely(!cpus_empty(tmp))) {
|
|
if (likely(!(desc->status & IRQ_DISABLED)))
|
|
desc->handler->disable(irq);
|
|
|
|
desc->handler->set_affinity(irq,tmp);
|
|
|
|
if (likely(!(desc->status & IRQ_DISABLED)))
|
|
desc->handler->enable(irq);
|
|
}
|
|
cpus_clear(pending_irq_cpumask[irq]);
|
|
}
|
|
|
|
#endif
|