[MIPS] Malta: use tabs not spaces
This patch fixes all "use tabs not spaces" warnings reported by the checkpatch.pl script on the board-specific files. No functional changes introduced. Signed-off-by: Dmitri Vorobiev <dmitri.vorobiev@gmail.com> Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
This commit is contained in:
parent
a382963edc
commit
af825586c0
2 changed files with 33 additions and 33 deletions
|
@ -47,7 +47,7 @@ static DEFINE_SPINLOCK(mips_irq_lock);
|
|||
static inline int mips_pcibios_iack(void)
|
||||
{
|
||||
int irq;
|
||||
u32 dummy;
|
||||
u32 dummy;
|
||||
|
||||
/*
|
||||
* Determine highest priority pending interrupt by performing
|
||||
|
@ -58,7 +58,7 @@ static inline int mips_pcibios_iack(void)
|
|||
case MIPS_REVISION_SCON_ROCIT:
|
||||
case MIPS_REVISION_SCON_SOCITSC:
|
||||
case MIPS_REVISION_SCON_SOCITSCP:
|
||||
MSC_READ(MSC01_PCI_IACK, irq);
|
||||
MSC_READ(MSC01_PCI_IACK, irq);
|
||||
irq &= 0xff;
|
||||
break;
|
||||
case MIPS_REVISION_SCON_GT64120:
|
||||
|
@ -123,15 +123,15 @@ static void malta_hw0_irqdispatch(void)
|
|||
static void corehi_irqdispatch(void)
|
||||
{
|
||||
unsigned int intedge, intsteer, pcicmd, pcibadaddr;
|
||||
unsigned int pcimstat, intisr, inten, intpol;
|
||||
unsigned int pcimstat, intisr, inten, intpol;
|
||||
unsigned int intrcause, datalo, datahi;
|
||||
struct pt_regs *regs = get_irq_regs();
|
||||
|
||||
printk(KERN_EMERG "CoreHI interrupt, shouldn't happen, we die here!\n");
|
||||
printk(KERN_EMERG "epc : %08lx\nStatus: %08lx\n"
|
||||
"Cause : %08lx\nbadVaddr : %08lx\n",
|
||||
regs->cp0_epc, regs->cp0_status,
|
||||
regs->cp0_cause, regs->cp0_badvaddr);
|
||||
"Cause : %08lx\nbadVaddr : %08lx\n",
|
||||
regs->cp0_epc, regs->cp0_status,
|
||||
regs->cp0_cause, regs->cp0_badvaddr);
|
||||
|
||||
/* Read all the registers and then print them as there is a
|
||||
problem with interspersed printk's upsetting the Bonito controller.
|
||||
|
@ -139,29 +139,29 @@ static void corehi_irqdispatch(void)
|
|||
*/
|
||||
|
||||
switch (mips_revision_sconid) {
|
||||
case MIPS_REVISION_SCON_SOCIT:
|
||||
case MIPS_REVISION_SCON_SOCIT:
|
||||
case MIPS_REVISION_SCON_ROCIT:
|
||||
case MIPS_REVISION_SCON_SOCITSC:
|
||||
case MIPS_REVISION_SCON_SOCITSCP:
|
||||
ll_msc_irq();
|
||||
break;
|
||||
case MIPS_REVISION_SCON_GT64120:
|
||||
intrcause = GT_READ(GT_INTRCAUSE_OFS);
|
||||
datalo = GT_READ(GT_CPUERR_ADDRLO_OFS);
|
||||
datahi = GT_READ(GT_CPUERR_ADDRHI_OFS);
|
||||
ll_msc_irq();
|
||||
break;
|
||||
case MIPS_REVISION_SCON_GT64120:
|
||||
intrcause = GT_READ(GT_INTRCAUSE_OFS);
|
||||
datalo = GT_READ(GT_CPUERR_ADDRLO_OFS);
|
||||
datahi = GT_READ(GT_CPUERR_ADDRHI_OFS);
|
||||
printk(KERN_EMERG "GT_INTRCAUSE = %08x\n", intrcause);
|
||||
printk(KERN_EMERG "GT_CPUERR_ADDR = %02x%08x\n",
|
||||
datahi, datalo);
|
||||
break;
|
||||
case MIPS_REVISION_SCON_BONITO:
|
||||
pcibadaddr = BONITO_PCIBADADDR;
|
||||
pcimstat = BONITO_PCIMSTAT;
|
||||
intisr = BONITO_INTISR;
|
||||
inten = BONITO_INTEN;
|
||||
intpol = BONITO_INTPOL;
|
||||
intedge = BONITO_INTEDGE;
|
||||
intsteer = BONITO_INTSTEER;
|
||||
pcicmd = BONITO_PCICMD;
|
||||
break;
|
||||
case MIPS_REVISION_SCON_BONITO:
|
||||
pcibadaddr = BONITO_PCIBADADDR;
|
||||
pcimstat = BONITO_PCIMSTAT;
|
||||
intisr = BONITO_INTISR;
|
||||
inten = BONITO_INTEN;
|
||||
intpol = BONITO_INTPOL;
|
||||
intedge = BONITO_INTEDGE;
|
||||
intsteer = BONITO_INTSTEER;
|
||||
pcicmd = BONITO_PCICMD;
|
||||
printk(KERN_EMERG "BONITO_INTISR = %08x\n", intisr);
|
||||
printk(KERN_EMERG "BONITO_INTEN = %08x\n", inten);
|
||||
printk(KERN_EMERG "BONITO_INTPOL = %08x\n", intpol);
|
||||
|
@ -170,11 +170,11 @@ static void corehi_irqdispatch(void)
|
|||
printk(KERN_EMERG "BONITO_PCICMD = %08x\n", pcicmd);
|
||||
printk(KERN_EMERG "BONITO_PCIBADADDR = %08x\n", pcibadaddr);
|
||||
printk(KERN_EMERG "BONITO_PCIMSTAT = %08x\n", pcimstat);
|
||||
break;
|
||||
}
|
||||
break;
|
||||
}
|
||||
|
||||
/* We die here*/
|
||||
die("CoreHi interrupt", regs);
|
||||
/* We die here*/
|
||||
die("CoreHi interrupt", regs);
|
||||
}
|
||||
|
||||
static inline int clz(unsigned long x)
|
||||
|
@ -300,17 +300,17 @@ void __init arch_init_irq(void)
|
|||
if (!cpu_has_veic)
|
||||
mips_cpu_irq_init();
|
||||
|
||||
switch(mips_revision_sconid) {
|
||||
case MIPS_REVISION_SCON_SOCIT:
|
||||
case MIPS_REVISION_SCON_ROCIT:
|
||||
switch (mips_revision_sconid) {
|
||||
case MIPS_REVISION_SCON_SOCIT:
|
||||
case MIPS_REVISION_SCON_ROCIT:
|
||||
if (cpu_has_veic)
|
||||
init_msc_irqs(MIPS_MSC01_IC_REG_BASE, MSC01E_INT_BASE, msc_eicirqmap, msc_nr_eicirqs);
|
||||
else
|
||||
init_msc_irqs(MIPS_MSC01_IC_REG_BASE, MSC01C_INT_BASE, msc_irqmap, msc_nr_irqs);
|
||||
break;
|
||||
|
||||
case MIPS_REVISION_SCON_SOCITSC:
|
||||
case MIPS_REVISION_SCON_SOCITSCP:
|
||||
case MIPS_REVISION_SCON_SOCITSC:
|
||||
case MIPS_REVISION_SCON_SOCITSCP:
|
||||
if (cpu_has_veic)
|
||||
init_msc_irqs(MIPS_SOCITSC_IC_REG_BASE, MSC01E_INT_BASE, msc_eicirqmap, msc_nr_eicirqs);
|
||||
else
|
||||
|
|
|
@ -34,7 +34,7 @@ static void msmtc_send_ipi_mask(cpumask_t mask, unsigned int action)
|
|||
*/
|
||||
static void __cpuinit msmtc_init_secondary(void)
|
||||
{
|
||||
void smtc_init_secondary(void);
|
||||
void smtc_init_secondary(void);
|
||||
int myvpe;
|
||||
|
||||
/* Don't enable Malta I/O interrupts (IP2) for secondary VPEs */
|
||||
|
|
Loading…
Reference in a new issue