Convert struct hw_interrupt_type initializations to ISO C99 named
initializers. Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
This commit is contained in:
parent
d437441ef5
commit
8ab00b9a02
20 changed files with 211 additions and 237 deletions
|
@ -253,47 +253,43 @@ void restore_local_and_enable(int controller, unsigned long mask)
|
||||||
|
|
||||||
|
|
||||||
static struct hw_interrupt_type rise_edge_irq_type = {
|
static struct hw_interrupt_type rise_edge_irq_type = {
|
||||||
"Au1000 Rise Edge",
|
.typename = "Au1000 Rise Edge",
|
||||||
startup_irq,
|
.startup = startup_irq,
|
||||||
shutdown_irq,
|
.shutdown = shutdown_irq,
|
||||||
local_enable_irq,
|
.enable = local_enable_irq,
|
||||||
local_disable_irq,
|
.disable = local_disable_irq,
|
||||||
mask_and_ack_rise_edge_irq,
|
.ack = mask_and_ack_rise_edge_irq,
|
||||||
end_irq,
|
.end = end_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
static struct hw_interrupt_type fall_edge_irq_type = {
|
static struct hw_interrupt_type fall_edge_irq_type = {
|
||||||
"Au1000 Fall Edge",
|
.typename = "Au1000 Fall Edge",
|
||||||
startup_irq,
|
.startup = startup_irq,
|
||||||
shutdown_irq,
|
.shutdown = shutdown_irq,
|
||||||
local_enable_irq,
|
.enable = local_enable_irq,
|
||||||
local_disable_irq,
|
.disable = local_disable_irq,
|
||||||
mask_and_ack_fall_edge_irq,
|
.ack = mask_and_ack_fall_edge_irq,
|
||||||
end_irq,
|
.end = end_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
static struct hw_interrupt_type either_edge_irq_type = {
|
static struct hw_interrupt_type either_edge_irq_type = {
|
||||||
"Au1000 Rise or Fall Edge",
|
.typename = "Au1000 Rise or Fall Edge",
|
||||||
startup_irq,
|
.startup = startup_irq,
|
||||||
shutdown_irq,
|
.shutdown = shutdown_irq,
|
||||||
local_enable_irq,
|
.enable = local_enable_irq,
|
||||||
local_disable_irq,
|
.disable = local_disable_irq,
|
||||||
mask_and_ack_either_edge_irq,
|
.ack = mask_and_ack_either_edge_irq,
|
||||||
end_irq,
|
.end = end_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
static struct hw_interrupt_type level_irq_type = {
|
static struct hw_interrupt_type level_irq_type = {
|
||||||
"Au1000 Level",
|
.typename = "Au1000 Level",
|
||||||
startup_irq,
|
.startup = startup_irq,
|
||||||
shutdown_irq,
|
.shutdown = shutdown_irq,
|
||||||
local_enable_irq,
|
.enable = local_enable_irq,
|
||||||
local_disable_irq,
|
.disable = local_disable_irq,
|
||||||
mask_and_ack_level_irq,
|
.ack = mask_and_ack_level_irq,
|
||||||
end_irq,
|
.end = end_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
#ifdef CONFIG_PM
|
#ifdef CONFIG_PM
|
||||||
|
|
|
@ -209,14 +209,13 @@ static void nile4_irq_end(unsigned int irq) {
|
||||||
#define nile4_irq_shutdown nile4_disable_irq
|
#define nile4_irq_shutdown nile4_disable_irq
|
||||||
|
|
||||||
static hw_irq_controller nile4_irq_controller = {
|
static hw_irq_controller nile4_irq_controller = {
|
||||||
"nile4",
|
.typename = "nile4",
|
||||||
nile4_irq_startup,
|
.startup = nile4_irq_startup,
|
||||||
nile4_irq_shutdown,
|
.shutdown = nile4_irq_shutdown,
|
||||||
nile4_enable_irq,
|
.enable = nile4_enable_irq,
|
||||||
nile4_disable_irq,
|
.disable = nile4_disable_irq,
|
||||||
nile4_ack_irq,
|
.ack = nile4_ack_irq,
|
||||||
nile4_irq_end,
|
.end = nile4_irq_end,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
void nile4_irq_setup(u32 base) {
|
void nile4_irq_setup(u32 base) {
|
||||||
|
|
|
@ -53,14 +53,13 @@ static void vrc5476_irq_end(uint irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
static hw_irq_controller vrc5476_irq_controller = {
|
static hw_irq_controller vrc5476_irq_controller = {
|
||||||
"vrc5476",
|
.typename = "vrc5476",
|
||||||
vrc5476_irq_startup,
|
.startup = vrc5476_irq_startup,
|
||||||
vrc5476_irq_shutdown,
|
.shutdown = vrc5476_irq_shutdown,
|
||||||
vrc5476_irq_enable,
|
.enable = vrc5476_irq_enable,
|
||||||
vrc5476_irq_disable,
|
.disable = vrc5476_irq_disable,
|
||||||
vrc5476_irq_ack,
|
.ack = vrc5476_irq_ack,
|
||||||
vrc5476_irq_end,
|
.end = vrc5476_irq_end
|
||||||
NULL /* no affinity stuff for UP */
|
|
||||||
};
|
};
|
||||||
|
|
||||||
void __init
|
void __init
|
||||||
|
|
|
@ -90,14 +90,13 @@ vrc5477_irq_end(unsigned int irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
hw_irq_controller vrc5477_irq_controller = {
|
hw_irq_controller vrc5477_irq_controller = {
|
||||||
"vrc5477_irq",
|
.typename = "vrc5477_irq",
|
||||||
vrc5477_irq_startup,
|
.startup = vrc5477_irq_startup,
|
||||||
vrc5477_irq_shutdown,
|
.shutdown = vrc5477_irq_shutdown,
|
||||||
vrc5477_irq_enable,
|
.enable = vrc5477_irq_enable,
|
||||||
vrc5477_irq_disable,
|
.disable = vrc5477_irq_disable,
|
||||||
vrc5477_irq_ack,
|
.ack = vrc5477_irq_ack,
|
||||||
vrc5477_irq_end,
|
.end = vrc5477_irq_end
|
||||||
NULL /* no affinity stuff for UP */
|
|
||||||
};
|
};
|
||||||
|
|
||||||
void __init vrc5477_irq_init(u32 irq_base)
|
void __init vrc5477_irq_init(u32 irq_base)
|
||||||
|
|
|
@ -138,14 +138,13 @@ static void end_ite_irq(unsigned int irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
static struct hw_interrupt_type it8172_irq_type = {
|
static struct hw_interrupt_type it8172_irq_type = {
|
||||||
"ITE8172",
|
.typename = "ITE8172",
|
||||||
startup_ite_irq,
|
.startup = startup_ite_irq,
|
||||||
shutdown_ite_irq,
|
.shutdown = shutdown_ite_irq,
|
||||||
enable_it8172_irq,
|
.enable = enable_it8172_irq,
|
||||||
disable_it8172_irq,
|
.disable = disable_it8172_irq,
|
||||||
mask_and_ack_ite_irq,
|
.ack = mask_and_ack_ite_irq,
|
||||||
end_ite_irq,
|
.end = end_ite_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
|
|
||||||
|
@ -159,13 +158,13 @@ static void ack_none(unsigned int irq) { }
|
||||||
#define end_none enable_none
|
#define end_none enable_none
|
||||||
|
|
||||||
static struct hw_interrupt_type cp0_irq_type = {
|
static struct hw_interrupt_type cp0_irq_type = {
|
||||||
"CP0 Count",
|
.typename = "CP0 Count",
|
||||||
startup_none,
|
.startup = startup_none,
|
||||||
shutdown_none,
|
.shutdown = shutdown_none,
|
||||||
enable_none,
|
.enable = enable_none,
|
||||||
disable_none,
|
.disable = disable_none,
|
||||||
ack_none,
|
.ack = ack_none,
|
||||||
end_none
|
.end = end_none
|
||||||
};
|
};
|
||||||
|
|
||||||
void enable_cpu_timer(void)
|
void enable_cpu_timer(void)
|
||||||
|
|
|
@ -58,14 +58,13 @@ static void end_r4030_irq(unsigned int irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
static struct hw_interrupt_type r4030_irq_type = {
|
static struct hw_interrupt_type r4030_irq_type = {
|
||||||
"R4030",
|
.typename = "R4030",
|
||||||
startup_r4030_irq,
|
.startup = startup_r4030_irq,
|
||||||
shutdown_r4030_irq,
|
.shutdown = shutdown_r4030_irq,
|
||||||
enable_r4030_irq,
|
.enable = enable_r4030_irq,
|
||||||
disable_r4030_irq,
|
.disable = disable_r4030_irq,
|
||||||
mask_and_ack_r4030_irq,
|
.ack = mask_and_ack_r4030_irq,
|
||||||
end_r4030_irq,
|
.end = end_r4030_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
void __init init_r4030_ints(void)
|
void __init init_r4030_ints(void)
|
||||||
|
|
|
@ -412,13 +412,13 @@ void __init arch_init_irq(void)
|
||||||
}
|
}
|
||||||
|
|
||||||
static hw_irq_controller jmr3927_irq_controller = {
|
static hw_irq_controller jmr3927_irq_controller = {
|
||||||
"jmr3927_irq",
|
.typename = "jmr3927_irq",
|
||||||
jmr3927_irq_startup,
|
.startup = jmr3927_irq_startup,
|
||||||
jmr3927_irq_shutdown,
|
.shutdown = jmr3927_irq_shutdown,
|
||||||
jmr3927_irq_enable,
|
.enable = jmr3927_irq_enable,
|
||||||
jmr3927_irq_disable,
|
.disable = jmr3927_irq_disable,
|
||||||
jmr3927_irq_ack,
|
.ack = jmr3927_irq_ack,
|
||||||
jmr3927_irq_end,
|
.end = jmr3927_irq_end,
|
||||||
};
|
};
|
||||||
|
|
||||||
void jmr3927_irq_init(u32 irq_base)
|
void jmr3927_irq_init(u32 irq_base)
|
||||||
|
|
|
@ -52,14 +52,13 @@ static unsigned int startup_8259A_irq(unsigned int irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
static struct hw_interrupt_type i8259A_irq_type = {
|
static struct hw_interrupt_type i8259A_irq_type = {
|
||||||
"XT-PIC",
|
.typename = "XT-PIC",
|
||||||
startup_8259A_irq,
|
.startup = startup_8259A_irq,
|
||||||
shutdown_8259A_irq,
|
.shutdown = shutdown_8259A_irq,
|
||||||
enable_8259A_irq,
|
.enable = enable_8259A_irq,
|
||||||
disable_8259A_irq,
|
.disable = disable_8259A_irq,
|
||||||
mask_and_ack_8259A,
|
.ack = mask_and_ack_8259A,
|
||||||
end_8259A_irq,
|
.end = end_8259A_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
/*
|
/*
|
||||||
|
|
|
@ -129,25 +129,23 @@ msc_bind_eic_interrupt (unsigned int irq, unsigned int set)
|
||||||
#define shutdown_msc_irq disable_msc_irq
|
#define shutdown_msc_irq disable_msc_irq
|
||||||
|
|
||||||
struct hw_interrupt_type msc_levelirq_type = {
|
struct hw_interrupt_type msc_levelirq_type = {
|
||||||
"SOC-it-Level",
|
.typename = "SOC-it-Level",
|
||||||
startup_msc_irq,
|
.startup = startup_msc_irq,
|
||||||
shutdown_msc_irq,
|
.shutdown = shutdown_msc_irq,
|
||||||
enable_msc_irq,
|
.enable = enable_msc_irq,
|
||||||
disable_msc_irq,
|
.disable = disable_msc_irq,
|
||||||
level_mask_and_ack_msc_irq,
|
.ack = level_mask_and_ack_msc_irq,
|
||||||
end_msc_irq,
|
.end = end_msc_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
struct hw_interrupt_type msc_edgeirq_type = {
|
struct hw_interrupt_type msc_edgeirq_type = {
|
||||||
"SOC-it-Edge",
|
.typename = "SOC-it-Edge",
|
||||||
startup_msc_irq,
|
.startup =startup_msc_irq,
|
||||||
shutdown_msc_irq,
|
.shutdown = shutdown_msc_irq,
|
||||||
enable_msc_irq,
|
.enable = enable_msc_irq,
|
||||||
disable_msc_irq,
|
.disable = disable_msc_irq,
|
||||||
edge_mask_and_ack_msc_irq,
|
.ack = edge_mask_and_ack_msc_irq,
|
||||||
end_msc_irq,
|
.end = end_msc_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
|
|
||||||
|
|
|
@ -135,14 +135,13 @@ void ll_mv64340_irq(struct pt_regs *regs)
|
||||||
#define shutdown_mv64340_irq disable_mv64340_irq
|
#define shutdown_mv64340_irq disable_mv64340_irq
|
||||||
|
|
||||||
struct hw_interrupt_type mv64340_irq_type = {
|
struct hw_interrupt_type mv64340_irq_type = {
|
||||||
"MV-64340",
|
.typename = "MV-64340",
|
||||||
startup_mv64340_irq,
|
.startup = startup_mv64340_irq,
|
||||||
shutdown_mv64340_irq,
|
.shutdown = shutdown_mv64340_irq,
|
||||||
enable_mv64340_irq,
|
.enable = enable_mv64340_irq,
|
||||||
disable_mv64340_irq,
|
.disable = disable_mv64340_irq,
|
||||||
mask_and_ack_mv64340_irq,
|
.ack = mask_and_ack_mv64340_irq,
|
||||||
end_mv64340_irq,
|
.end = end_mv64340_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
void __init mv64340_irq_init(unsigned int base)
|
void __init mv64340_irq_init(unsigned int base)
|
||||||
|
|
|
@ -72,13 +72,13 @@ static void rm7k_cpu_irq_end(unsigned int irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
static hw_irq_controller rm7k_irq_controller = {
|
static hw_irq_controller rm7k_irq_controller = {
|
||||||
"RM7000",
|
.typename = "RM7000",
|
||||||
rm7k_cpu_irq_startup,
|
.startup = rm7k_cpu_irq_startup,
|
||||||
rm7k_cpu_irq_shutdown,
|
.shutdown = rm7k_cpu_irq_shutdown,
|
||||||
rm7k_cpu_irq_enable,
|
.enable = rm7k_cpu_irq_enable,
|
||||||
rm7k_cpu_irq_disable,
|
.disable = rm7k_cpu_irq_disable,
|
||||||
rm7k_cpu_irq_ack,
|
.ack = rm7k_cpu_irq_ack,
|
||||||
rm7k_cpu_irq_end,
|
.end = rm7k_cpu_irq_end,
|
||||||
};
|
};
|
||||||
|
|
||||||
void __init rm7k_cpu_irq_init(int base)
|
void __init rm7k_cpu_irq_init(int base)
|
||||||
|
|
|
@ -106,23 +106,23 @@ static void rm9k_cpu_irq_end(unsigned int irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
static hw_irq_controller rm9k_irq_controller = {
|
static hw_irq_controller rm9k_irq_controller = {
|
||||||
"RM9000",
|
.typename = "RM9000",
|
||||||
rm9k_cpu_irq_startup,
|
.startup = rm9k_cpu_irq_startup,
|
||||||
rm9k_cpu_irq_shutdown,
|
.shutdown = rm9k_cpu_irq_shutdown,
|
||||||
rm9k_cpu_irq_enable,
|
.enable = rm9k_cpu_irq_enable,
|
||||||
rm9k_cpu_irq_disable,
|
.disable = rm9k_cpu_irq_disable,
|
||||||
rm9k_cpu_irq_ack,
|
.ack = rm9k_cpu_irq_ack,
|
||||||
rm9k_cpu_irq_end,
|
.end = rm9k_cpu_irq_end,
|
||||||
};
|
};
|
||||||
|
|
||||||
static hw_irq_controller rm9k_perfcounter_irq = {
|
static hw_irq_controller rm9k_perfcounter_irq = {
|
||||||
"RM9000",
|
.typename = "RM9000",
|
||||||
rm9k_perfcounter_irq_startup,
|
.startup = rm9k_perfcounter_irq_startup,
|
||||||
rm9k_perfcounter_irq_shutdown,
|
.shutdown = rm9k_perfcounter_irq_shutdown,
|
||||||
rm9k_cpu_irq_enable,
|
.enable = rm9k_cpu_irq_enable,
|
||||||
rm9k_cpu_irq_disable,
|
.disable = rm9k_cpu_irq_disable,
|
||||||
rm9k_cpu_irq_ack,
|
.ack = rm9k_cpu_irq_ack,
|
||||||
rm9k_cpu_irq_end,
|
.end = rm9k_cpu_irq_end,
|
||||||
};
|
};
|
||||||
|
|
||||||
unsigned int rm9000_perfcount_irq;
|
unsigned int rm9000_perfcount_irq;
|
||||||
|
|
|
@ -93,14 +93,13 @@ static void mips_cpu_irq_end(unsigned int irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
static hw_irq_controller mips_cpu_irq_controller = {
|
static hw_irq_controller mips_cpu_irq_controller = {
|
||||||
"MIPS",
|
.typename = "MIPS",
|
||||||
mips_cpu_irq_startup,
|
.startup = mips_cpu_irq_startup,
|
||||||
mips_cpu_irq_shutdown,
|
.shutdown = mips_cpu_irq_shutdown,
|
||||||
mips_cpu_irq_enable,
|
.enable = mips_cpu_irq_enable,
|
||||||
mips_cpu_irq_disable,
|
.disable = mips_cpu_irq_disable,
|
||||||
mips_cpu_irq_ack,
|
.ack = mips_cpu_irq_ack,
|
||||||
mips_cpu_irq_end,
|
.end = mips_cpu_irq_end,
|
||||||
NULL /* no affinity stuff for UP */
|
|
||||||
};
|
};
|
||||||
|
|
||||||
|
|
||||||
|
|
|
@ -71,14 +71,13 @@ static void end_lasat_irq(unsigned int irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
static struct hw_interrupt_type lasat_irq_type = {
|
static struct hw_interrupt_type lasat_irq_type = {
|
||||||
"Lasat",
|
.typename = "Lasat",
|
||||||
startup_lasat_irq,
|
.startup = startup_lasat_irq,
|
||||||
shutdown_lasat_irq,
|
.shutdown = shutdown_lasat_irq,
|
||||||
enable_lasat_irq,
|
.enable = enable_lasat_irq,
|
||||||
disable_lasat_irq,
|
.disable = disable_lasat_irq,
|
||||||
mask_and_ack_lasat_irq,
|
.ack = mask_and_ack_lasat_irq,
|
||||||
end_lasat_irq,
|
.end = end_lasat_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
static inline int ls1bit32(unsigned int x)
|
static inline int ls1bit32(unsigned int x)
|
||||||
|
|
|
@ -76,14 +76,13 @@ static void end_atlas_irq(unsigned int irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
static struct hw_interrupt_type atlas_irq_type = {
|
static struct hw_interrupt_type atlas_irq_type = {
|
||||||
"Atlas",
|
.typename = "Atlas",
|
||||||
startup_atlas_irq,
|
.startup = startup_atlas_irq,
|
||||||
shutdown_atlas_irq,
|
.shutdown = shutdown_atlas_irq,
|
||||||
enable_atlas_irq,
|
.enable = enable_atlas_irq,
|
||||||
disable_atlas_irq,
|
.disable = disable_atlas_irq,
|
||||||
mask_and_ack_atlas_irq,
|
.ack = mask_and_ack_atlas_irq,
|
||||||
end_atlas_irq,
|
.end = end_atlas_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
static inline int ls1bit32(unsigned int x)
|
static inline int ls1bit32(unsigned int x)
|
||||||
|
|
|
@ -129,14 +129,13 @@ void ll_cpci_irq(struct pt_regs *regs)
|
||||||
#define shutdown_cpci_irq disable_cpci_irq
|
#define shutdown_cpci_irq disable_cpci_irq
|
||||||
|
|
||||||
struct hw_interrupt_type cpci_irq_type = {
|
struct hw_interrupt_type cpci_irq_type = {
|
||||||
"CPCI/FPGA",
|
.typename = "CPCI/FPGA",
|
||||||
startup_cpci_irq,
|
.startup = startup_cpci_irq,
|
||||||
shutdown_cpci_irq,
|
.shutdown = shutdown_cpci_irq,
|
||||||
enable_cpci_irq,
|
.enable = enable_cpci_irq,
|
||||||
disable_cpci_irq,
|
.disable = disable_cpci_irq,
|
||||||
mask_and_ack_cpci_irq,
|
.ack = mask_and_ack_cpci_irq,
|
||||||
end_cpci_irq,
|
.end = end_cpci_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
void cpci_irq_init(void)
|
void cpci_irq_init(void)
|
||||||
|
|
|
@ -122,14 +122,13 @@ void ll_uart_irq(struct pt_regs *regs)
|
||||||
#define shutdown_uart_irq disable_uart_irq
|
#define shutdown_uart_irq disable_uart_irq
|
||||||
|
|
||||||
struct hw_interrupt_type uart_irq_type = {
|
struct hw_interrupt_type uart_irq_type = {
|
||||||
"UART/FPGA",
|
.typename = "UART/FPGA",
|
||||||
startup_uart_irq,
|
.startup = startup_uart_irq,
|
||||||
shutdown_uart_irq,
|
.shutdown = shutdown_uart_irq,
|
||||||
enable_uart_irq,
|
.enable = enable_uart_irq,
|
||||||
disable_uart_irq,
|
.disable = disable_uart_irq,
|
||||||
mask_and_ack_uart_irq,
|
.ack = mask_and_ack_uart_irq,
|
||||||
end_uart_irq,
|
.end = end_uart_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
void uart_irq_init(void)
|
void uart_irq_init(void)
|
||||||
|
|
|
@ -163,14 +163,13 @@ static void end_cpu_irq(unsigned int irq)
|
||||||
#define mask_and_ack_cpu_irq disable_cpu_irq
|
#define mask_and_ack_cpu_irq disable_cpu_irq
|
||||||
|
|
||||||
static struct hw_interrupt_type ip32_cpu_interrupt = {
|
static struct hw_interrupt_type ip32_cpu_interrupt = {
|
||||||
"IP32 CPU",
|
.typename = "IP32 CPU",
|
||||||
startup_cpu_irq,
|
.startup = startup_cpu_irq,
|
||||||
shutdown_cpu_irq,
|
.shutdown = shutdown_cpu_irq,
|
||||||
enable_cpu_irq,
|
.enable = enable_cpu_irq,
|
||||||
disable_cpu_irq,
|
.disable = disable_cpu_irq,
|
||||||
mask_and_ack_cpu_irq,
|
.ack = mask_and_ack_cpu_irq,
|
||||||
end_cpu_irq,
|
.end = end_cpu_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
/*
|
/*
|
||||||
|
@ -234,14 +233,13 @@ static void end_crime_irq(unsigned int irq)
|
||||||
#define shutdown_crime_irq disable_crime_irq
|
#define shutdown_crime_irq disable_crime_irq
|
||||||
|
|
||||||
static struct hw_interrupt_type ip32_crime_interrupt = {
|
static struct hw_interrupt_type ip32_crime_interrupt = {
|
||||||
"IP32 CRIME",
|
.typename = "IP32 CRIME",
|
||||||
startup_crime_irq,
|
.startup = startup_crime_irq,
|
||||||
shutdown_crime_irq,
|
.shutdown = shutdown_crime_irq,
|
||||||
enable_crime_irq,
|
.enable = enable_crime_irq,
|
||||||
disable_crime_irq,
|
.disable = disable_crime_irq,
|
||||||
mask_and_ack_crime_irq,
|
.ack = mask_and_ack_crime_irq,
|
||||||
end_crime_irq,
|
.end = end_crime_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
/*
|
/*
|
||||||
|
@ -294,14 +292,13 @@ static void end_macepci_irq(unsigned int irq)
|
||||||
#define mask_and_ack_macepci_irq disable_macepci_irq
|
#define mask_and_ack_macepci_irq disable_macepci_irq
|
||||||
|
|
||||||
static struct hw_interrupt_type ip32_macepci_interrupt = {
|
static struct hw_interrupt_type ip32_macepci_interrupt = {
|
||||||
"IP32 MACE PCI",
|
.typename = "IP32 MACE PCI",
|
||||||
startup_macepci_irq,
|
.startup = startup_macepci_irq,
|
||||||
shutdown_macepci_irq,
|
.shutdown = shutdown_macepci_irq,
|
||||||
enable_macepci_irq,
|
.enable = enable_macepci_irq,
|
||||||
disable_macepci_irq,
|
.disable = disable_macepci_irq,
|
||||||
mask_and_ack_macepci_irq,
|
.ack = mask_and_ack_macepci_irq,
|
||||||
end_macepci_irq,
|
.end = end_macepci_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
/* This is used for MACE ISA interrupts. That means bits 4-6 in the
|
/* This is used for MACE ISA interrupts. That means bits 4-6 in the
|
||||||
|
@ -425,14 +422,13 @@ static void end_maceisa_irq(unsigned irq)
|
||||||
#define shutdown_maceisa_irq disable_maceisa_irq
|
#define shutdown_maceisa_irq disable_maceisa_irq
|
||||||
|
|
||||||
static struct hw_interrupt_type ip32_maceisa_interrupt = {
|
static struct hw_interrupt_type ip32_maceisa_interrupt = {
|
||||||
"IP32 MACE ISA",
|
.typename = "IP32 MACE ISA",
|
||||||
startup_maceisa_irq,
|
.startup = startup_maceisa_irq,
|
||||||
shutdown_maceisa_irq,
|
.shutdown = shutdown_maceisa_irq,
|
||||||
enable_maceisa_irq,
|
.enable = enable_maceisa_irq,
|
||||||
disable_maceisa_irq,
|
.disable = disable_maceisa_irq,
|
||||||
mask_and_ack_maceisa_irq,
|
.ack = mask_and_ack_maceisa_irq,
|
||||||
end_maceisa_irq,
|
.end = end_maceisa_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
/* This is used for regular non-ISA, non-PCI MACE interrupts. That means
|
/* This is used for regular non-ISA, non-PCI MACE interrupts. That means
|
||||||
|
@ -476,14 +472,13 @@ static void end_mace_irq(unsigned int irq)
|
||||||
#define mask_and_ack_mace_irq disable_mace_irq
|
#define mask_and_ack_mace_irq disable_mace_irq
|
||||||
|
|
||||||
static struct hw_interrupt_type ip32_mace_interrupt = {
|
static struct hw_interrupt_type ip32_mace_interrupt = {
|
||||||
"IP32 MACE",
|
.typename = "IP32 MACE",
|
||||||
startup_mace_irq,
|
.startup = startup_mace_irq,
|
||||||
shutdown_mace_irq,
|
.shutdown = shutdown_mace_irq,
|
||||||
enable_mace_irq,
|
.enable = enable_mace_irq,
|
||||||
disable_mace_irq,
|
.disable = disable_mace_irq,
|
||||||
mask_and_ack_mace_irq,
|
.ack = mask_and_ack_mace_irq,
|
||||||
end_mace_irq,
|
.end = end_mace_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
static void ip32_unknown_interrupt(struct pt_regs *regs)
|
static void ip32_unknown_interrupt(struct pt_regs *regs)
|
||||||
|
|
|
@ -71,17 +71,15 @@ extern char sb1250_duart_present[];
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
static struct hw_interrupt_type sb1250_irq_type = {
|
static struct hw_interrupt_type sb1250_irq_type = {
|
||||||
"SB1250-IMR",
|
.typename = "SB1250-IMR",
|
||||||
startup_sb1250_irq,
|
.startup = startup_sb1250_irq,
|
||||||
shutdown_sb1250_irq,
|
.shutdown = shutdown_sb1250_irq,
|
||||||
enable_sb1250_irq,
|
.enable = enable_sb1250_irq,
|
||||||
disable_sb1250_irq,
|
.disable = disable_sb1250_irq,
|
||||||
ack_sb1250_irq,
|
.ack = ack_sb1250_irq,
|
||||||
end_sb1250_irq,
|
.end = end_sb1250_irq,
|
||||||
#ifdef CONFIG_SMP
|
#ifdef CONFIG_SMP
|
||||||
sb1250_set_affinity
|
.set_affinity = sb1250_set_affinity
|
||||||
#else
|
|
||||||
NULL
|
|
||||||
#endif
|
#endif
|
||||||
};
|
};
|
||||||
|
|
||||||
|
|
|
@ -58,14 +58,13 @@ static void end_pciasic_irq(unsigned int irq)
|
||||||
}
|
}
|
||||||
|
|
||||||
static struct hw_interrupt_type pciasic_irq_type = {
|
static struct hw_interrupt_type pciasic_irq_type = {
|
||||||
"ASIC-PCI",
|
.typename = "ASIC-PCI",
|
||||||
startup_pciasic_irq,
|
.startup = startup_pciasic_irq,
|
||||||
shutdown_pciasic_irq,
|
.shutdown = shutdown_pciasic_irq,
|
||||||
enable_pciasic_irq,
|
.enable = enable_pciasic_irq,
|
||||||
disable_pciasic_irq,
|
.disable = disable_pciasic_irq,
|
||||||
mask_and_ack_pciasic_irq,
|
.ack = mask_and_ack_pciasic_irq,
|
||||||
end_pciasic_irq,
|
.end = end_pciasic_irq,
|
||||||
NULL
|
|
||||||
};
|
};
|
||||||
|
|
||||||
/*
|
/*
|
||||||
|
|
Loading…
Reference in a new issue