i7core_edac: Fix ecc enable shift
From: Keith Mannthey <kmannth@us.ibm.com> Simple correction to a shift value. ECC_ENABLED is bit 4 of MC_STATUS, Dev 3 Fun 0 Offset 0x4c This correctly identifies the state of the ECC at the machine. Signed-off-by: Keith Mannthey <kmannth@us.ibm.com> Signed-off-by: Mauro Carvalho Chehab <mchehab@redhat.com>
This commit is contained in:
parent
3ef288a983
commit
61053fdedb
1 changed files with 1 additions and 1 deletions
|
@ -286,7 +286,7 @@ static struct edac_pci_ctl_info *i7core_pci;
|
|||
#define ECCx8(pvt) ((pvt)->info.mc_control & (1 << 1))
|
||||
|
||||
/* MC_STATUS bits */
|
||||
#define ECC_ENABLED(pvt) ((pvt)->info.mc_status & (1 << 3))
|
||||
#define ECC_ENABLED(pvt) ((pvt)->info.mc_status & (1 << 4))
|
||||
#define CH_DISABLED(pvt, ch) ((pvt)->info.mc_status & (1 << ch))
|
||||
|
||||
/* MC_MAX_DOD read functions */
|
||||
|
|
Loading…
Reference in a new issue