clk: sunxi: Fix sun8i-a23-apb0-clk divider flags
The APB0 clock on A23 is a zero-based divider, not a power-of-two based
divider.
Note that this patch does not apply cleanly to kernels before 4.5-rc1,
which added CLK_OF_DECLARE support to this driver.
Fixes: 57a1fbf284
("clk: sunxi: Add A23 APB0 divider clock support")
Signed-off-by: Chen-Yu Tsai <wens@csie.org>
Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
This commit is contained in:
parent
b0b6413f0d
commit
33f60d0260
1 changed files with 1 additions and 1 deletions
|
@ -36,7 +36,7 @@ static struct clk *sun8i_a23_apb0_register(struct device_node *node,
|
||||||
|
|
||||||
/* The A23 APB0 clock is a standard 2 bit wide divider clock */
|
/* The A23 APB0 clock is a standard 2 bit wide divider clock */
|
||||||
clk = clk_register_divider(NULL, clk_name, clk_parent, 0, reg,
|
clk = clk_register_divider(NULL, clk_name, clk_parent, 0, reg,
|
||||||
0, 2, CLK_DIVIDER_POWER_OF_TWO, NULL);
|
0, 2, 0, NULL);
|
||||||
if (IS_ERR(clk))
|
if (IS_ERR(clk))
|
||||||
return clk;
|
return clk;
|
||||||
|
|
||||||
|
|
Loading…
Reference in a new issue