crypto: atmel-sha - correct the way data are split
When a hash is requested on data bigger than the buffer allocated by the SHA driver, the way DMA transfers are performed is quite strange: The buffer is filled at each update request. When full, a DMA transfer is done. On next update request, another DMA transfer is done. Then we wait to have a full buffer (or the end of the data) to perform the dma transfer. Such a situation lead sometimes, on SAMA5D4, to a case where dma transfer is finished but the data ready irq never comes. Moreover hash was incorrect in this case. With this patch, dma transfers are only performed when the buffer is full or when there is no more data. So it removes the transfer whose size is equal the update size after the full buffer transmission. Signed-off-by: Ludovic Desroches <ludovic.desroches@atmel.com> Signed-off-by: Leilei Zhao <leilei.zhao@atmel.com> Acked-by: Nicolas Ferre <nicolas.ferre@atmel.com> Signed-off-by: Herbert Xu <herbert@gondor.apana.org.au>
This commit is contained in:
parent
141824d0ae
commit
0099286b66
1 changed files with 1 additions and 1 deletions
|
@ -529,7 +529,7 @@ static int atmel_sha_update_dma_slow(struct atmel_sha_dev *dd)
|
|||
if (final)
|
||||
atmel_sha_fill_padding(ctx, 0);
|
||||
|
||||
if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
|
||||
if (final || (ctx->bufcnt == ctx->buflen)) {
|
||||
count = ctx->bufcnt;
|
||||
ctx->bufcnt = 0;
|
||||
return atmel_sha_xmit_dma_map(dd, ctx, count, final);
|
||||
|
|
Loading…
Reference in a new issue