2007-02-05 06:48:19 -07:00
|
|
|
/*
|
|
|
|
* arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
|
|
|
|
*
|
|
|
|
* Copyright (C) 2007 ARM Limited
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
#include <linux/init.h>
|
2007-07-20 04:42:40 -06:00
|
|
|
#include <linux/spinlock.h>
|
2008-09-06 05:10:45 -06:00
|
|
|
#include <linux/io.h>
|
2007-02-05 06:48:19 -07:00
|
|
|
|
|
|
|
#include <asm/cacheflush.h>
|
|
|
|
#include <asm/hardware/cache-l2x0.h>
|
|
|
|
|
|
|
|
#define CACHE_LINE_SIZE 32
|
|
|
|
|
|
|
|
static void __iomem *l2x0_base;
|
2007-07-20 04:42:40 -06:00
|
|
|
static DEFINE_SPINLOCK(l2x0_lock);
|
2010-05-05 11:59:37 -06:00
|
|
|
static uint32_t l2x0_way_mask; /* Bitmask of active ways */
|
2007-02-05 06:48:19 -07:00
|
|
|
|
2009-11-19 04:41:09 -07:00
|
|
|
static inline void cache_wait(void __iomem *reg, unsigned long mask)
|
2007-02-05 06:48:19 -07:00
|
|
|
{
|
|
|
|
/* wait for the operation to complete */
|
2010-07-28 15:01:25 -06:00
|
|
|
while (readl_relaxed(reg) & mask)
|
2007-02-05 06:48:19 -07:00
|
|
|
;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void cache_sync(void)
|
|
|
|
{
|
2009-11-19 04:41:09 -07:00
|
|
|
void __iomem *base = l2x0_base;
|
2010-07-28 15:01:25 -06:00
|
|
|
writel_relaxed(0, base + L2X0_CACHE_SYNC);
|
2009-11-19 04:41:09 -07:00
|
|
|
cache_wait(base + L2X0_CACHE_SYNC, 1);
|
2007-02-05 06:48:19 -07:00
|
|
|
}
|
|
|
|
|
2010-02-04 11:35:06 -07:00
|
|
|
static inline void l2x0_clean_line(unsigned long addr)
|
|
|
|
{
|
|
|
|
void __iomem *base = l2x0_base;
|
|
|
|
cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
|
2010-07-28 15:01:25 -06:00
|
|
|
writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
|
2010-02-04 11:35:06 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void l2x0_inv_line(unsigned long addr)
|
|
|
|
{
|
|
|
|
void __iomem *base = l2x0_base;
|
|
|
|
cache_wait(base + L2X0_INV_LINE_PA, 1);
|
2010-07-28 15:01:25 -06:00
|
|
|
writel_relaxed(addr, base + L2X0_INV_LINE_PA);
|
2010-02-04 11:35:06 -07:00
|
|
|
}
|
|
|
|
|
2010-02-04 11:42:42 -07:00
|
|
|
#ifdef CONFIG_PL310_ERRATA_588369
|
|
|
|
static void debug_writel(unsigned long val)
|
|
|
|
{
|
|
|
|
extern void omap_smc1(u32 fn, u32 arg);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Texas Instrument secure monitor api to modify the
|
|
|
|
* PL310 Debug Control Register.
|
|
|
|
*/
|
|
|
|
omap_smc1(0x100, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void l2x0_flush_line(unsigned long addr)
|
|
|
|
{
|
|
|
|
void __iomem *base = l2x0_base;
|
|
|
|
|
|
|
|
/* Clean by PA followed by Invalidate by PA */
|
|
|
|
cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
|
2010-07-28 15:01:25 -06:00
|
|
|
writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
|
2010-02-04 11:42:42 -07:00
|
|
|
cache_wait(base + L2X0_INV_LINE_PA, 1);
|
2010-07-28 15:01:25 -06:00
|
|
|
writel_relaxed(addr, base + L2X0_INV_LINE_PA);
|
2010-02-04 11:42:42 -07:00
|
|
|
}
|
|
|
|
#else
|
|
|
|
|
|
|
|
/* Optimised out for non-errata case */
|
|
|
|
static inline void debug_writel(unsigned long val)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2010-02-04 11:35:06 -07:00
|
|
|
static inline void l2x0_flush_line(unsigned long addr)
|
|
|
|
{
|
|
|
|
void __iomem *base = l2x0_base;
|
|
|
|
cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
|
2010-07-28 15:01:25 -06:00
|
|
|
writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
|
2010-02-04 11:35:06 -07:00
|
|
|
}
|
2010-02-04 11:42:42 -07:00
|
|
|
#endif
|
2010-02-04 11:35:06 -07:00
|
|
|
|
2010-03-24 09:48:53 -06:00
|
|
|
static void l2x0_cache_sync(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&l2x0_lock, flags);
|
|
|
|
cache_sync();
|
|
|
|
spin_unlock_irqrestore(&l2x0_lock, flags);
|
|
|
|
}
|
|
|
|
|
2007-02-05 06:48:19 -07:00
|
|
|
static inline void l2x0_inv_all(void)
|
|
|
|
{
|
2009-11-19 04:12:15 -07:00
|
|
|
unsigned long flags;
|
|
|
|
|
2007-02-05 06:48:19 -07:00
|
|
|
/* invalidate all ways */
|
2009-11-19 04:12:15 -07:00
|
|
|
spin_lock_irqsave(&l2x0_lock, flags);
|
2010-07-28 15:01:25 -06:00
|
|
|
writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
|
2010-05-05 11:59:37 -06:00
|
|
|
cache_wait(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
|
2007-02-05 06:48:19 -07:00
|
|
|
cache_sync();
|
2009-11-19 04:12:15 -07:00
|
|
|
spin_unlock_irqrestore(&l2x0_lock, flags);
|
2007-02-05 06:48:19 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void l2x0_inv_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
2009-11-19 04:41:09 -07:00
|
|
|
void __iomem *base = l2x0_base;
|
2009-11-19 04:12:15 -07:00
|
|
|
unsigned long flags;
|
2007-02-05 06:48:19 -07:00
|
|
|
|
2009-11-19 04:12:15 -07:00
|
|
|
spin_lock_irqsave(&l2x0_lock, flags);
|
2007-09-14 17:56:19 -06:00
|
|
|
if (start & (CACHE_LINE_SIZE - 1)) {
|
|
|
|
start &= ~(CACHE_LINE_SIZE - 1);
|
2010-02-04 11:42:42 -07:00
|
|
|
debug_writel(0x03);
|
2010-02-04 11:35:06 -07:00
|
|
|
l2x0_flush_line(start);
|
2010-02-04 11:42:42 -07:00
|
|
|
debug_writel(0x00);
|
2007-09-14 17:56:19 -06:00
|
|
|
start += CACHE_LINE_SIZE;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (end & (CACHE_LINE_SIZE - 1)) {
|
|
|
|
end &= ~(CACHE_LINE_SIZE - 1);
|
2010-02-04 11:42:42 -07:00
|
|
|
debug_writel(0x03);
|
2010-02-04 11:35:06 -07:00
|
|
|
l2x0_flush_line(end);
|
2010-02-04 11:42:42 -07:00
|
|
|
debug_writel(0x00);
|
2007-09-14 17:56:19 -06:00
|
|
|
}
|
|
|
|
|
2009-11-19 04:12:15 -07:00
|
|
|
while (start < end) {
|
|
|
|
unsigned long blk_end = start + min(end - start, 4096UL);
|
|
|
|
|
|
|
|
while (start < blk_end) {
|
2010-02-04 11:35:06 -07:00
|
|
|
l2x0_inv_line(start);
|
2009-11-19 04:12:15 -07:00
|
|
|
start += CACHE_LINE_SIZE;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (blk_end < end) {
|
|
|
|
spin_unlock_irqrestore(&l2x0_lock, flags);
|
|
|
|
spin_lock_irqsave(&l2x0_lock, flags);
|
|
|
|
}
|
|
|
|
}
|
2009-11-19 04:41:09 -07:00
|
|
|
cache_wait(base + L2X0_INV_LINE_PA, 1);
|
2007-02-05 06:48:19 -07:00
|
|
|
cache_sync();
|
2009-11-19 04:12:15 -07:00
|
|
|
spin_unlock_irqrestore(&l2x0_lock, flags);
|
2007-02-05 06:48:19 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void l2x0_clean_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
2009-11-19 04:41:09 -07:00
|
|
|
void __iomem *base = l2x0_base;
|
2009-11-19 04:12:15 -07:00
|
|
|
unsigned long flags;
|
2007-02-05 06:48:19 -07:00
|
|
|
|
2009-11-19 04:12:15 -07:00
|
|
|
spin_lock_irqsave(&l2x0_lock, flags);
|
2007-02-05 06:48:19 -07:00
|
|
|
start &= ~(CACHE_LINE_SIZE - 1);
|
2009-11-19 04:12:15 -07:00
|
|
|
while (start < end) {
|
|
|
|
unsigned long blk_end = start + min(end - start, 4096UL);
|
|
|
|
|
|
|
|
while (start < blk_end) {
|
2010-02-04 11:35:06 -07:00
|
|
|
l2x0_clean_line(start);
|
2009-11-19 04:12:15 -07:00
|
|
|
start += CACHE_LINE_SIZE;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (blk_end < end) {
|
|
|
|
spin_unlock_irqrestore(&l2x0_lock, flags);
|
|
|
|
spin_lock_irqsave(&l2x0_lock, flags);
|
|
|
|
}
|
|
|
|
}
|
2009-11-19 04:41:09 -07:00
|
|
|
cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
|
2007-02-05 06:48:19 -07:00
|
|
|
cache_sync();
|
2009-11-19 04:12:15 -07:00
|
|
|
spin_unlock_irqrestore(&l2x0_lock, flags);
|
2007-02-05 06:48:19 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void l2x0_flush_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
2009-11-19 04:41:09 -07:00
|
|
|
void __iomem *base = l2x0_base;
|
2009-11-19 04:12:15 -07:00
|
|
|
unsigned long flags;
|
2007-02-05 06:48:19 -07:00
|
|
|
|
2009-11-19 04:12:15 -07:00
|
|
|
spin_lock_irqsave(&l2x0_lock, flags);
|
2007-02-05 06:48:19 -07:00
|
|
|
start &= ~(CACHE_LINE_SIZE - 1);
|
2009-11-19 04:12:15 -07:00
|
|
|
while (start < end) {
|
|
|
|
unsigned long blk_end = start + min(end - start, 4096UL);
|
|
|
|
|
2010-02-04 11:42:42 -07:00
|
|
|
debug_writel(0x03);
|
2009-11-19 04:12:15 -07:00
|
|
|
while (start < blk_end) {
|
2010-02-04 11:35:06 -07:00
|
|
|
l2x0_flush_line(start);
|
2009-11-19 04:12:15 -07:00
|
|
|
start += CACHE_LINE_SIZE;
|
|
|
|
}
|
2010-02-04 11:42:42 -07:00
|
|
|
debug_writel(0x00);
|
2009-11-19 04:12:15 -07:00
|
|
|
|
|
|
|
if (blk_end < end) {
|
|
|
|
spin_unlock_irqrestore(&l2x0_lock, flags);
|
|
|
|
spin_lock_irqsave(&l2x0_lock, flags);
|
|
|
|
}
|
|
|
|
}
|
2009-11-19 04:41:09 -07:00
|
|
|
cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
|
2007-02-05 06:48:19 -07:00
|
|
|
cache_sync();
|
2009-11-19 04:12:15 -07:00
|
|
|
spin_unlock_irqrestore(&l2x0_lock, flags);
|
2007-02-05 06:48:19 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
|
|
|
|
{
|
|
|
|
__u32 aux;
|
2010-05-05 11:59:37 -06:00
|
|
|
__u32 cache_id;
|
|
|
|
int ways;
|
|
|
|
const char *type;
|
2007-02-05 06:48:19 -07:00
|
|
|
|
|
|
|
l2x0_base = base;
|
|
|
|
|
2010-07-28 15:01:25 -06:00
|
|
|
cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
|
|
|
|
aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
|
2010-05-05 11:59:37 -06:00
|
|
|
|
2010-07-08 01:36:21 -06:00
|
|
|
aux &= aux_mask;
|
|
|
|
aux |= aux_val;
|
|
|
|
|
2010-05-05 11:59:37 -06:00
|
|
|
/* Determine the number of ways */
|
|
|
|
switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
|
|
|
|
case L2X0_CACHE_ID_PART_L310:
|
|
|
|
if (aux & (1 << 16))
|
|
|
|
ways = 16;
|
|
|
|
else
|
|
|
|
ways = 8;
|
|
|
|
type = "L310";
|
|
|
|
break;
|
|
|
|
case L2X0_CACHE_ID_PART_L210:
|
|
|
|
ways = (aux >> 13) & 0xf;
|
|
|
|
type = "L210";
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
/* Assume unknown chips have 8 ways */
|
|
|
|
ways = 8;
|
|
|
|
type = "L2x0 series";
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
l2x0_way_mask = (1 << ways) - 1;
|
|
|
|
|
2009-12-01 22:18:03 -07:00
|
|
|
/*
|
|
|
|
* Check if l2x0 controller is already enabled.
|
|
|
|
* If you are booting from non-secure mode
|
|
|
|
* accessing the below registers will fault.
|
|
|
|
*/
|
2010-07-28 15:01:25 -06:00
|
|
|
if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
|
2007-02-05 06:48:19 -07:00
|
|
|
|
2009-12-01 22:18:03 -07:00
|
|
|
/* l2x0 controller is disabled */
|
2010-07-28 15:01:25 -06:00
|
|
|
writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
|
2007-02-05 06:48:19 -07:00
|
|
|
|
2009-12-01 22:18:03 -07:00
|
|
|
l2x0_inv_all();
|
|
|
|
|
|
|
|
/* enable L2X0 */
|
2010-07-28 15:01:25 -06:00
|
|
|
writel_relaxed(1, l2x0_base + L2X0_CTRL);
|
2009-12-01 22:18:03 -07:00
|
|
|
}
|
2007-02-05 06:48:19 -07:00
|
|
|
|
|
|
|
outer_cache.inv_range = l2x0_inv_range;
|
|
|
|
outer_cache.clean_range = l2x0_clean_range;
|
|
|
|
outer_cache.flush_range = l2x0_flush_range;
|
2010-03-24 09:48:53 -06:00
|
|
|
outer_cache.sync = l2x0_cache_sync;
|
2007-02-05 06:48:19 -07:00
|
|
|
|
2010-05-05 11:59:37 -06:00
|
|
|
printk(KERN_INFO "%s cache controller enabled\n", type);
|
|
|
|
printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x\n",
|
|
|
|
ways, cache_id, aux);
|
2007-02-05 06:48:19 -07:00
|
|
|
}
|