2012-03-02 16:07:21 -07:00
|
|
|
/*
|
|
|
|
* Copyright 2012 Linaro Ltd
|
|
|
|
*
|
|
|
|
* The code contained herein is licensed under the GNU General Public
|
|
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
|
|
* Version 2 or later at the following locations:
|
|
|
|
*
|
|
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
|
|
*/
|
|
|
|
|
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
soc-u9500 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2012-03-15 10:46:17 -06:00
|
|
|
compatible = "stericsson,db8500";
|
2012-03-07 10:22:30 -07:00
|
|
|
interrupt-parent = <&intc>;
|
2012-03-02 16:07:21 -07:00
|
|
|
ranges;
|
2012-03-15 10:46:17 -06:00
|
|
|
|
2012-03-07 10:22:30 -07:00
|
|
|
intc: interrupt-controller@a0411000 {
|
|
|
|
compatible = "arm,cortex-a9-gic";
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0xa0411000 0x1000>,
|
|
|
|
<0xa0410100 0x100>;
|
|
|
|
};
|
|
|
|
|
2012-03-08 02:02:02 -07:00
|
|
|
L2: l2-cache {
|
|
|
|
compatible = "arm,pl310-cache";
|
|
|
|
reg = <0xa0412000 0x1000>;
|
|
|
|
interrupts = <0 13 4>;
|
|
|
|
cache-unified;
|
|
|
|
cache-level = <2>;
|
|
|
|
};
|
|
|
|
|
2012-03-15 10:46:17 -06:00
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a9-pmu";
|
|
|
|
interrupts = <0 7 0x4>;
|
|
|
|
};
|
|
|
|
|
2012-03-16 03:53:24 -06:00
|
|
|
timer@a0410600 {
|
|
|
|
compatible = "arm,cortex-a9-twd-timer";
|
|
|
|
reg = <0xa0410600 0x20>;
|
|
|
|
interrupts = <1 13 0x304>;
|
|
|
|
};
|
|
|
|
|
2012-03-15 10:46:17 -06:00
|
|
|
rtc@80154000 {
|
|
|
|
compatible = "stericsson,db8500-rtc";
|
|
|
|
reg = <0x80154000 0x1000>;
|
|
|
|
interrupts = <0 18 0x4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio0: gpio@8012e000 {
|
|
|
|
compatible = "stericsson,db8500-gpio",
|
2012-04-13 08:05:03 -06:00
|
|
|
"st,nomadik-gpio";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x8012e000 0x80>;
|
|
|
|
interrupts = <0 119 0x4>;
|
2012-05-29 00:17:36 -06:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2012-03-15 10:46:17 -06:00
|
|
|
supports-sleepmode;
|
|
|
|
gpio-controller;
|
2012-04-13 08:05:05 -06:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-bank = <0>;
|
2012-03-15 10:46:17 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: gpio@8012e080 {
|
|
|
|
compatible = "stericsson,db8500-gpio",
|
2012-04-13 08:05:03 -06:00
|
|
|
"st,nomadik-gpio";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x8012e080 0x80>;
|
|
|
|
interrupts = <0 120 0x4>;
|
2012-05-29 00:17:36 -06:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2012-03-15 10:46:17 -06:00
|
|
|
supports-sleepmode;
|
|
|
|
gpio-controller;
|
2012-04-13 08:05:05 -06:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-bank = <1>;
|
2012-03-15 10:46:17 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@8000e000 {
|
|
|
|
compatible = "stericsson,db8500-gpio",
|
2012-04-13 08:05:03 -06:00
|
|
|
"st,nomadik-gpio";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x8000e000 0x80>;
|
|
|
|
interrupts = <0 121 0x4>;
|
2012-05-29 00:17:36 -06:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2012-03-15 10:46:17 -06:00
|
|
|
supports-sleepmode;
|
|
|
|
gpio-controller;
|
2012-04-13 08:05:05 -06:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-bank = <2>;
|
2012-03-15 10:46:17 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@8000e080 {
|
|
|
|
compatible = "stericsson,db8500-gpio",
|
2012-04-13 08:05:03 -06:00
|
|
|
"st,nomadik-gpio";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x8000e080 0x80>;
|
|
|
|
interrupts = <0 122 0x4>;
|
2012-05-29 00:17:36 -06:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2012-03-15 10:46:17 -06:00
|
|
|
supports-sleepmode;
|
|
|
|
gpio-controller;
|
2012-04-13 08:05:05 -06:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-bank = <3>;
|
2012-03-15 10:46:17 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio4: gpio@8000e100 {
|
|
|
|
compatible = "stericsson,db8500-gpio",
|
2012-04-13 08:05:03 -06:00
|
|
|
"st,nomadik-gpio";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x8000e100 0x80>;
|
|
|
|
interrupts = <0 123 0x4>;
|
2012-05-29 00:17:36 -06:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2012-03-15 10:46:17 -06:00
|
|
|
supports-sleepmode;
|
|
|
|
gpio-controller;
|
2012-04-13 08:05:05 -06:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-bank = <4>;
|
2012-03-15 10:46:17 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio5: gpio@8000e180 {
|
|
|
|
compatible = "stericsson,db8500-gpio",
|
2012-04-13 08:05:03 -06:00
|
|
|
"st,nomadik-gpio";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x8000e180 0x80>;
|
|
|
|
interrupts = <0 124 0x4>;
|
2012-05-29 00:17:36 -06:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2012-03-15 10:46:17 -06:00
|
|
|
supports-sleepmode;
|
|
|
|
gpio-controller;
|
2012-04-13 08:05:05 -06:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-bank = <5>;
|
2012-03-15 10:46:17 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio6: gpio@8011e000 {
|
|
|
|
compatible = "stericsson,db8500-gpio",
|
2012-04-13 08:05:03 -06:00
|
|
|
"st,nomadik-gpio";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x8011e000 0x80>;
|
|
|
|
interrupts = <0 125 0x4>;
|
2012-05-29 00:17:36 -06:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2012-03-15 10:46:17 -06:00
|
|
|
supports-sleepmode;
|
|
|
|
gpio-controller;
|
2012-04-13 08:05:05 -06:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-bank = <6>;
|
2012-03-15 10:46:17 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio7: gpio@8011e080 {
|
|
|
|
compatible = "stericsson,db8500-gpio",
|
2012-04-13 08:05:03 -06:00
|
|
|
"st,nomadik-gpio";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x8011e080 0x80>;
|
|
|
|
interrupts = <0 126 0x4>;
|
2012-05-29 00:17:36 -06:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2012-03-15 10:46:17 -06:00
|
|
|
supports-sleepmode;
|
|
|
|
gpio-controller;
|
2012-04-13 08:05:05 -06:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-bank = <7>;
|
2012-03-15 10:46:17 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio8: gpio@a03fe000 {
|
|
|
|
compatible = "stericsson,db8500-gpio",
|
2012-04-13 08:05:03 -06:00
|
|
|
"st,nomadik-gpio";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0xa03fe000 0x80>;
|
|
|
|
interrupts = <0 127 0x4>;
|
2012-05-29 00:17:36 -06:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2012-03-15 10:46:17 -06:00
|
|
|
supports-sleepmode;
|
|
|
|
gpio-controller;
|
2012-04-13 08:05:05 -06:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-bank = <8>;
|
2012-03-15 10:46:17 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
usb@a03e0000 {
|
|
|
|
compatible = "stericsson,db8500-musb",
|
|
|
|
"mentor,musb";
|
|
|
|
reg = <0xa03e0000 0x10000>;
|
|
|
|
interrupts = <0 23 0x4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
dma-controller@801C0000 {
|
|
|
|
compatible = "stericsson,db8500-dma40",
|
|
|
|
"stericsson,dma40";
|
|
|
|
reg = <0x801C0000 0x1000 0x40010000 0x800>;
|
|
|
|
interrupts = <0 25 0x4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
prcmu@80157000 {
|
|
|
|
compatible = "stericsson,db8500-prcmu";
|
|
|
|
reg = <0x80157000 0x1000>;
|
2012-05-28 02:50:49 -06:00
|
|
|
interrupts = <0 47 0x4>;
|
2012-03-15 10:46:17 -06:00
|
|
|
#address-cells = <1>;
|
2012-04-24 03:00:15 -06:00
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2012-05-28 02:50:49 -06:00
|
|
|
prcmu-timer-4@80157450 {
|
2012-04-24 03:00:15 -06:00
|
|
|
compatible = "stericsson,db8500-prcmu-timer-4";
|
|
|
|
reg = <0x80157450 0xC>;
|
|
|
|
};
|
2012-03-15 10:46:17 -06:00
|
|
|
|
2012-05-04 06:32:34 -06:00
|
|
|
db8500-prcmu-regulators {
|
|
|
|
compatible = "stericsson,db8500-prcmu-regulator";
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_VAPE
|
|
|
|
db8500_vape_reg: db8500_vape {
|
|
|
|
regulator-name = "db8500-vape";
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_VARM
|
|
|
|
db8500_varm_reg: db8500_varm {
|
|
|
|
regulator-name = "db8500-varm";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_VMODEM
|
|
|
|
db8500_vmodem_reg: db8500_vmodem {
|
|
|
|
regulator-name = "db8500-vmodem";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_VPLL
|
|
|
|
db8500_vpll_reg: db8500_vpll {
|
|
|
|
regulator-name = "db8500-vpll";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_VSMPS1
|
|
|
|
db8500_vsmps1_reg: db8500_vsmps1 {
|
|
|
|
regulator-name = "db8500-vsmps1";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_VSMPS2
|
|
|
|
db8500_vsmps2_reg: db8500_vsmps2 {
|
|
|
|
regulator-name = "db8500-vsmps2";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_VSMPS3
|
|
|
|
db8500_vsmps3_reg: db8500_vsmps3 {
|
|
|
|
regulator-name = "db8500-vsmps3";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_VRF1
|
|
|
|
db8500_vrf1_reg: db8500_vrf1 {
|
|
|
|
regulator-name = "db8500-vrf1";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_SVAMMDSP
|
|
|
|
db8500_sva_mmdsp_reg: db8500_sva_mmdsp {
|
|
|
|
regulator-name = "db8500-sva-mmdsp";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_SVAMMDSPRET
|
|
|
|
db8500_sva_mmdsp_ret_reg: db8500_sva_mmdsp_ret {
|
|
|
|
regulator-name = "db8500-sva-mmdsp-ret";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_SVAPIPE
|
|
|
|
db8500_sva_pipe_reg: db8500_sva_pipe {
|
|
|
|
regulator-name = "db8500_sva_pipe";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_SIAMMDSP
|
|
|
|
db8500_sia_mmdsp_reg: db8500_sia_mmdsp {
|
|
|
|
regulator-name = "db8500_sia_mmdsp";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_SIAMMDSPRET
|
|
|
|
db8500_sia_mmdsp_ret_reg: db8500_sia_mmdsp_ret {
|
|
|
|
regulator-name = "db8500-sia-mmdsp-ret";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_SIAPIPE
|
|
|
|
db8500_sia_pipe_reg: db8500_sia_pipe {
|
|
|
|
regulator-name = "db8500-sia-pipe";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_SGA
|
|
|
|
db8500_sga_reg: db8500_sga {
|
|
|
|
regulator-name = "db8500-sga";
|
|
|
|
vin-supply = <&db8500_vape_reg>;
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_B2R2_MCDE
|
|
|
|
db8500_b2r2_mcde_reg: db8500_b2r2_mcde {
|
|
|
|
regulator-name = "db8500-b2r2-mcde";
|
|
|
|
vin-supply = <&db8500_vape_reg>;
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_ESRAM12
|
|
|
|
db8500_esram12_reg: db8500_esram12 {
|
|
|
|
regulator-name = "db8500-esram12";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_ESRAM12RET
|
|
|
|
db8500_esram12_ret_reg: db8500_esram12_ret {
|
|
|
|
regulator-name = "db8500-esram12-ret";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_ESRAM34
|
|
|
|
db8500_esram34_reg: db8500_esram34 {
|
|
|
|
regulator-name = "db8500-esram34";
|
|
|
|
};
|
|
|
|
|
|
|
|
// DB8500_REGULATOR_SWITCH_ESRAM34RET
|
|
|
|
db8500_esram34_ret_reg: db8500_esram34_ret {
|
|
|
|
regulator-name = "db8500-esram34-ret";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-03-15 10:46:17 -06:00
|
|
|
ab8500@5 {
|
|
|
|
compatible = "stericsson,ab8500";
|
|
|
|
reg = <5>; /* mailbox 5 is i2c */
|
|
|
|
interrupts = <0 40 0x4>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@80004000 {
|
2012-04-13 08:05:04 -06:00
|
|
|
compatible = "stericsson,db8500-i2c", "st,nomadik-i2c";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x80004000 0x1000>;
|
|
|
|
interrupts = <0 21 0x4>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@80122000 {
|
2012-04-13 08:05:04 -06:00
|
|
|
compatible = "stericsson,db8500-i2c", "st,nomadik-i2c";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x80122000 0x1000>;
|
|
|
|
interrupts = <0 22 0x4>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@80128000 {
|
2012-04-13 08:05:04 -06:00
|
|
|
compatible = "stericsson,db8500-i2c", "st,nomadik-i2c";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x80128000 0x1000>;
|
|
|
|
interrupts = <0 55 0x4>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@80110000 {
|
2012-04-13 08:05:04 -06:00
|
|
|
compatible = "stericsson,db8500-i2c", "st,nomadik-i2c";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x80110000 0x1000>;
|
|
|
|
interrupts = <0 12 0x4>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@8012a000 {
|
2012-04-13 08:05:04 -06:00
|
|
|
compatible = "stericsson,db8500-i2c", "st,nomadik-i2c";
|
2012-03-15 10:46:17 -06:00
|
|
|
reg = <0x8012a000 0x1000>;
|
|
|
|
interrupts = <0 51 0x4>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ssp@80002000 {
|
|
|
|
compatible = "arm,pl022", "arm,primecell";
|
|
|
|
reg = <80002000 0x1000>;
|
|
|
|
interrupts = <0 14 0x4>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
2012-03-15 10:47:11 -06:00
|
|
|
|
|
|
|
// Add one of these for each child device
|
2012-05-29 00:17:36 -06:00
|
|
|
cs-gpios = <&gpio0 31 0x4 &gpio4 14 0x4 &gpio4 16 0x4
|
|
|
|
&gpio6 22 0x4 &gpio7 0 0x4>;
|
2012-03-15 10:47:11 -06:00
|
|
|
|
2012-03-15 10:46:17 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
uart@80120000 {
|
|
|
|
compatible = "arm,pl011", "arm,primecell";
|
|
|
|
reg = <0x80120000 0x1000>;
|
|
|
|
interrupts = <0 11 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
uart@80121000 {
|
|
|
|
compatible = "arm,pl011", "arm,primecell";
|
|
|
|
reg = <0x80121000 0x1000>;
|
|
|
|
interrupts = <0 19 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
uart@80007000 {
|
|
|
|
compatible = "arm,pl011", "arm,primecell";
|
|
|
|
reg = <0x80007000 0x1000>;
|
|
|
|
interrupts = <0 26 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
sdi@80126000 {
|
|
|
|
compatible = "arm,pl18x", "arm,primecell";
|
|
|
|
reg = <0x80126000 0x1000>;
|
|
|
|
interrupts = <0 60 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
sdi@80118000 {
|
|
|
|
compatible = "arm,pl18x", "arm,primecell";
|
|
|
|
reg = <0x80118000 0x1000>;
|
|
|
|
interrupts = <0 50 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
sdi@80005000 {
|
|
|
|
compatible = "arm,pl18x", "arm,primecell";
|
|
|
|
reg = <0x80005000 0x1000>;
|
|
|
|
interrupts = <0 41 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
sdi@80119000 {
|
|
|
|
compatible = "arm,pl18x", "arm,primecell";
|
|
|
|
reg = <0x80119000 0x1000>;
|
|
|
|
interrupts = <0 59 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
sdi@80114000 {
|
|
|
|
compatible = "arm,pl18x", "arm,primecell";
|
|
|
|
reg = <0x80114000 0x1000>;
|
|
|
|
interrupts = <0 99 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
sdi@80008000 {
|
|
|
|
compatible = "arm,pl18x", "arm,primecell";
|
|
|
|
reg = <0x80114000 0x1000>;
|
|
|
|
interrupts = <0 100 0x4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-04-24 03:53:18 -06:00
|
|
|
|
|
|
|
external-bus@50000000 {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
reg = <0x50000000 0x4000000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x50000000 0x4000000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-03-02 16:07:21 -07:00
|
|
|
};
|
|
|
|
};
|