2011-07-19 17:26:54 -06:00
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "nvidia,tegra20";
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
|
|
|
|
intc: interrupt-controller@50041000 {
|
2011-11-29 18:29:19 -07:00
|
|
|
compatible = "arm,cortex-a9-gic";
|
2011-07-19 17:26:54 -06:00
|
|
|
interrupt-controller;
|
2011-11-29 18:29:19 -07:00
|
|
|
#interrupt-cells = <3>;
|
2011-07-19 17:26:54 -06:00
|
|
|
reg = < 0x50041000 0x1000 >,
|
|
|
|
< 0x50040100 0x0100 >;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@7000c000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "nvidia,tegra20-i2c";
|
|
|
|
reg = <0x7000C000 0x100>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 38 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c@7000c400 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "nvidia,tegra20-i2c";
|
|
|
|
reg = <0x7000C400 0x100>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 84 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c@7000c500 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "nvidia,tegra20-i2c";
|
|
|
|
reg = <0x7000C500 0x100>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 92 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c@7000d000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "nvidia,tegra20-i2c";
|
|
|
|
reg = <0x7000D000 0x200>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 53 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
i2s@70002800 {
|
|
|
|
compatible = "nvidia,tegra20-i2s";
|
|
|
|
reg = <0x70002800 0x200>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 13 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
dma-channel = < 2 >;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2s@70002a00 {
|
|
|
|
compatible = "nvidia,tegra20-i2s";
|
|
|
|
reg = <0x70002a00 0x200>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 3 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
dma-channel = < 1 >;
|
|
|
|
};
|
|
|
|
|
|
|
|
das@70000c00 {
|
|
|
|
compatible = "nvidia,tegra20-das";
|
|
|
|
reg = <0x70000c00 0x80>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio: gpio@6000d000 {
|
|
|
|
compatible = "nvidia,tegra20-gpio";
|
|
|
|
reg = < 0x6000d000 0x1000 >;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 32 0x04
|
|
|
|
0 33 0x04
|
|
|
|
0 34 0x04
|
|
|
|
0 35 0x04
|
|
|
|
0 55 0x04
|
|
|
|
0 87 0x04
|
|
|
|
0 89 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
};
|
|
|
|
|
2011-10-11 16:16:13 -06:00
|
|
|
pinmux: pinmux@70000000 {
|
|
|
|
compatible = "nvidia,tegra20-pinmux";
|
|
|
|
reg = < 0x70000014 0x10 /* Tri-state registers */
|
|
|
|
0x70000080 0x20 /* Mux registers */
|
|
|
|
0x700000a0 0x14 /* Pull-up/down registers */
|
|
|
|
0x70000868 0xa8 >; /* Pad control registers */
|
|
|
|
};
|
|
|
|
|
2011-07-19 17:26:54 -06:00
|
|
|
serial@70006000 {
|
|
|
|
compatible = "nvidia,tegra20-uart";
|
|
|
|
reg = <0x70006000 0x40>;
|
|
|
|
reg-shift = <2>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 36 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
serial@70006040 {
|
|
|
|
compatible = "nvidia,tegra20-uart";
|
|
|
|
reg = <0x70006040 0x40>;
|
|
|
|
reg-shift = <2>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 37 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
serial@70006200 {
|
|
|
|
compatible = "nvidia,tegra20-uart";
|
|
|
|
reg = <0x70006200 0x100>;
|
|
|
|
reg-shift = <2>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 46 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
serial@70006300 {
|
|
|
|
compatible = "nvidia,tegra20-uart";
|
|
|
|
reg = <0x70006300 0x100>;
|
|
|
|
reg-shift = <2>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 90 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
serial@70006400 {
|
|
|
|
compatible = "nvidia,tegra20-uart";
|
|
|
|
reg = <0x70006400 0x100>;
|
|
|
|
reg-shift = <2>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 91 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
sdhci@c8000000 {
|
|
|
|
compatible = "nvidia,tegra20-sdhci";
|
|
|
|
reg = <0xc8000000 0x200>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 14 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
sdhci@c8000200 {
|
|
|
|
compatible = "nvidia,tegra20-sdhci";
|
|
|
|
reg = <0xc8000200 0x200>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 15 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
sdhci@c8000400 {
|
|
|
|
compatible = "nvidia,tegra20-sdhci";
|
|
|
|
reg = <0xc8000400 0x200>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 19 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
sdhci@c8000600 {
|
|
|
|
compatible = "nvidia,tegra20-sdhci";
|
|
|
|
reg = <0xc8000600 0x200>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 31 0x04 >;
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
2011-11-04 03:12:39 -06:00
|
|
|
|
|
|
|
usb@c5000000 {
|
|
|
|
compatible = "nvidia,tegra20-ehci", "usb-ehci";
|
|
|
|
reg = <0xc5000000 0x4000>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 20 0x04 >;
|
2011-11-04 03:12:39 -06:00
|
|
|
phy_type = "utmi";
|
|
|
|
};
|
|
|
|
|
|
|
|
usb@c5004000 {
|
|
|
|
compatible = "nvidia,tegra20-ehci", "usb-ehci";
|
|
|
|
reg = <0xc5004000 0x4000>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 21 0x04 >;
|
2011-11-04 03:12:39 -06:00
|
|
|
phy_type = "ulpi";
|
|
|
|
};
|
|
|
|
|
|
|
|
usb@c5008000 {
|
|
|
|
compatible = "nvidia,tegra20-ehci", "usb-ehci";
|
|
|
|
reg = <0xc5008000 0x4000>;
|
2011-11-29 18:29:19 -07:00
|
|
|
interrupts = < 0 97 0x04 >;
|
2011-11-04 03:12:39 -06:00
|
|
|
phy_type = "utmi";
|
|
|
|
};
|
2011-07-19 17:26:54 -06:00
|
|
|
};
|
|
|
|
|