2008-03-27 12:51:40 -06:00
|
|
|
/*
|
|
|
|
* arch/arm/plat-orion/irq.c
|
|
|
|
*
|
|
|
|
* Marvell Orion SoC IRQ handling.
|
|
|
|
*
|
|
|
|
* This file is licensed under the terms of the GNU General Public
|
|
|
|
* License version 2. This program is licensed "as is" without any
|
|
|
|
* warranty of any kind, whether express or implied.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/io.h>
|
2008-08-09 05:44:58 -06:00
|
|
|
#include <plat/irq.h>
|
2008-03-27 12:51:40 -06:00
|
|
|
|
|
|
|
void __init orion_irq_init(unsigned int irq_start, void __iomem *maskaddr)
|
|
|
|
{
|
2011-04-14 11:17:57 -06:00
|
|
|
struct irq_chip_generic *gc;
|
|
|
|
struct irq_chip_type *ct;
|
2008-03-27 12:51:40 -06:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Mask all interrupts initially.
|
|
|
|
*/
|
|
|
|
writel(0, maskaddr);
|
|
|
|
|
2011-04-14 11:17:57 -06:00
|
|
|
gc = irq_alloc_generic_chip("orion_irq", 1, irq_start, maskaddr,
|
|
|
|
handle_level_irq);
|
|
|
|
ct = gc->chip_types;
|
|
|
|
ct->chip.irq_mask = irq_gc_mask_clr_bit;
|
|
|
|
ct->chip.irq_unmask = irq_gc_mask_set_bit;
|
|
|
|
irq_setup_generic_chip(gc, IRQ_MSK(32), IRQ_GC_INIT_MASK_CACHE,
|
|
|
|
IRQ_NOREQUEST, IRQ_LEVEL | IRQ_NOPROBE);
|
2008-03-27 12:51:40 -06:00
|
|
|
}
|