2009-03-19 13:34:09 -06:00
|
|
|
/* Included from asm/pgtable-*.h only ! */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Some bits are only used on some cpu families... Make sure that all
|
|
|
|
* the undefined gets a sensible default
|
|
|
|
*/
|
|
|
|
#ifndef _PAGE_HASHPTE
|
|
|
|
#define _PAGE_HASHPTE 0
|
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_SHARED
|
|
|
|
#define _PAGE_SHARED 0
|
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_HWWRITE
|
|
|
|
#define _PAGE_HWWRITE 0
|
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_EXEC
|
|
|
|
#define _PAGE_EXEC 0
|
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_ENDIAN
|
|
|
|
#define _PAGE_ENDIAN 0
|
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_COHERENT
|
|
|
|
#define _PAGE_COHERENT 0
|
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_WRITETHRU
|
|
|
|
#define _PAGE_WRITETHRU 0
|
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_4K_PFN
|
|
|
|
#define _PAGE_4K_PFN 0
|
|
|
|
#endif
|
2009-07-27 19:59:34 -06:00
|
|
|
#ifndef _PAGE_SAO
|
|
|
|
#define _PAGE_SAO 0
|
|
|
|
#endif
|
2009-03-19 13:34:09 -06:00
|
|
|
#ifndef _PAGE_PSIZE
|
|
|
|
#define _PAGE_PSIZE 0
|
|
|
|
#endif
|
|
|
|
#ifndef _PMD_PRESENT_MASK
|
|
|
|
#define _PMD_PRESENT_MASK _PMD_PRESENT
|
|
|
|
#endif
|
|
|
|
#ifndef _PMD_SIZE
|
|
|
|
#define _PMD_SIZE 0
|
|
|
|
#define PMD_PAGE_SIZE(pmd) bad_call_to_PMD_PAGE_SIZE()
|
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_KERNEL_RO
|
2009-08-18 13:00:34 -06:00
|
|
|
#define _PAGE_KERNEL_RO 0
|
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_KERNEL_ROX
|
|
|
|
#define _PAGE_KERNEL_ROX (_PAGE_EXEC)
|
2009-03-19 13:34:09 -06:00
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_KERNEL_RW
|
2009-08-18 13:00:34 -06:00
|
|
|
#define _PAGE_KERNEL_RW (_PAGE_DIRTY | _PAGE_RW | _PAGE_HWWRITE)
|
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_KERNEL_RWX
|
|
|
|
#define _PAGE_KERNEL_RWX (_PAGE_DIRTY | _PAGE_RW | _PAGE_HWWRITE | _PAGE_EXEC)
|
2009-03-19 13:34:09 -06:00
|
|
|
#endif
|
|
|
|
#ifndef _PAGE_HPTEFLAGS
|
|
|
|
#define _PAGE_HPTEFLAGS _PAGE_HASHPTE
|
|
|
|
#endif
|
|
|
|
#ifndef _PTE_NONE_MASK
|
|
|
|
#define _PTE_NONE_MASK _PAGE_HPTEFLAGS
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Make sure we get a link error if PMD_PAGE_SIZE is ever called on a
|
|
|
|
* kernel without large page PMD support
|
|
|
|
*/
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
extern unsigned long bad_call_to_PMD_PAGE_SIZE(void);
|
|
|
|
#endif /* __ASSEMBLY__ */
|
|
|
|
|
|
|
|
/* Location of the PFN in the PTE. Most 32-bit platforms use the same
|
|
|
|
* as _PAGE_SHIFT here (ie, naturally aligned).
|
|
|
|
* Platform who don't just pre-define the value so we don't override it here
|
|
|
|
*/
|
|
|
|
#ifndef PTE_RPN_SHIFT
|
|
|
|
#define PTE_RPN_SHIFT (PAGE_SHIFT)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* The mask convered by the RPN must be a ULL on 32-bit platforms with
|
|
|
|
* 64-bit PTEs
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_PPC32) && defined(CONFIG_PTE_64BIT)
|
|
|
|
#define PTE_RPN_MAX (1ULL << (64 - PTE_RPN_SHIFT))
|
|
|
|
#define PTE_RPN_MASK (~((1ULL<<PTE_RPN_SHIFT)-1))
|
|
|
|
#else
|
|
|
|
#define PTE_RPN_MAX (1UL << (32 - PTE_RPN_SHIFT))
|
|
|
|
#define PTE_RPN_MASK (~((1UL<<PTE_RPN_SHIFT)-1))
|
|
|
|
#endif
|
|
|
|
|
2011-03-30 19:57:33 -06:00
|
|
|
/* _PAGE_CHG_MASK masks of bits that are to be preserved across
|
2009-03-19 13:34:09 -06:00
|
|
|
* pgprot changes
|
|
|
|
*/
|
|
|
|
#define _PAGE_CHG_MASK (PTE_RPN_MASK | _PAGE_HPTEFLAGS | _PAGE_DIRTY | \
|
|
|
|
_PAGE_ACCESSED | _PAGE_SPECIAL)
|
|
|
|
|
|
|
|
/* Mask of bits returned by pte_pgprot() */
|
|
|
|
#define PAGE_PROT_BITS (_PAGE_GUARDED | _PAGE_COHERENT | _PAGE_NO_CACHE | \
|
|
|
|
_PAGE_WRITETHRU | _PAGE_ENDIAN | _PAGE_4K_PFN | \
|
|
|
|
_PAGE_USER | _PAGE_ACCESSED | \
|
2009-08-18 13:00:34 -06:00
|
|
|
_PAGE_RW | _PAGE_HWWRITE | _PAGE_DIRTY | _PAGE_EXEC)
|
2009-03-19 13:34:09 -06:00
|
|
|
|
|
|
|
/*
|
|
|
|
* We define 2 sets of base prot bits, one for basic pages (ie,
|
|
|
|
* cacheable kernel and user pages) and one for non cacheable
|
|
|
|
* pages. We always set _PAGE_COHERENT when SMP is enabled or
|
|
|
|
* the processor might need it for DMA coherency.
|
|
|
|
*/
|
|
|
|
#define _PAGE_BASE_NC (_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_PSIZE)
|
|
|
|
#if defined(CONFIG_SMP) || defined(CONFIG_PPC_STD_MMU)
|
|
|
|
#define _PAGE_BASE (_PAGE_BASE_NC | _PAGE_COHERENT)
|
|
|
|
#else
|
|
|
|
#define _PAGE_BASE (_PAGE_BASE_NC)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Permission masks used to generate the __P and __S table,
|
|
|
|
*
|
|
|
|
* Note:__pgprot is defined in arch/powerpc/include/asm/page.h
|
|
|
|
*
|
|
|
|
* Write permissions imply read permissions for now (we could make write-only
|
|
|
|
* pages on BookE but we don't bother for now). Execute permission control is
|
|
|
|
* possible on platforms that define _PAGE_EXEC
|
|
|
|
*
|
|
|
|
* Note due to the way vm flags are laid out, the bits are XWR
|
|
|
|
*/
|
|
|
|
#define PAGE_NONE __pgprot(_PAGE_BASE)
|
|
|
|
#define PAGE_SHARED __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_RW)
|
|
|
|
#define PAGE_SHARED_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_RW | _PAGE_EXEC)
|
|
|
|
#define PAGE_COPY __pgprot(_PAGE_BASE | _PAGE_USER)
|
|
|
|
#define PAGE_COPY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC)
|
|
|
|
#define PAGE_READONLY __pgprot(_PAGE_BASE | _PAGE_USER)
|
|
|
|
#define PAGE_READONLY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC)
|
|
|
|
|
|
|
|
#define __P000 PAGE_NONE
|
|
|
|
#define __P001 PAGE_READONLY
|
|
|
|
#define __P010 PAGE_COPY
|
|
|
|
#define __P011 PAGE_COPY
|
|
|
|
#define __P100 PAGE_READONLY_X
|
|
|
|
#define __P101 PAGE_READONLY_X
|
|
|
|
#define __P110 PAGE_COPY_X
|
|
|
|
#define __P111 PAGE_COPY_X
|
|
|
|
|
|
|
|
#define __S000 PAGE_NONE
|
|
|
|
#define __S001 PAGE_READONLY
|
|
|
|
#define __S010 PAGE_SHARED
|
|
|
|
#define __S011 PAGE_SHARED
|
|
|
|
#define __S100 PAGE_READONLY_X
|
|
|
|
#define __S101 PAGE_READONLY_X
|
|
|
|
#define __S110 PAGE_SHARED_X
|
|
|
|
#define __S111 PAGE_SHARED_X
|
|
|
|
|
|
|
|
/* Permission masks used for kernel mappings */
|
|
|
|
#define PAGE_KERNEL __pgprot(_PAGE_BASE | _PAGE_KERNEL_RW)
|
|
|
|
#define PAGE_KERNEL_NC __pgprot(_PAGE_BASE_NC | _PAGE_KERNEL_RW | \
|
|
|
|
_PAGE_NO_CACHE)
|
|
|
|
#define PAGE_KERNEL_NCG __pgprot(_PAGE_BASE_NC | _PAGE_KERNEL_RW | \
|
|
|
|
_PAGE_NO_CACHE | _PAGE_GUARDED)
|
2009-08-18 13:00:34 -06:00
|
|
|
#define PAGE_KERNEL_X __pgprot(_PAGE_BASE | _PAGE_KERNEL_RWX)
|
2009-03-19 13:34:09 -06:00
|
|
|
#define PAGE_KERNEL_RO __pgprot(_PAGE_BASE | _PAGE_KERNEL_RO)
|
2009-08-18 13:00:34 -06:00
|
|
|
#define PAGE_KERNEL_ROX __pgprot(_PAGE_BASE | _PAGE_KERNEL_ROX)
|
2009-03-19 13:34:09 -06:00
|
|
|
|
|
|
|
/* Protection used for kernel text. We want the debuggers to be able to
|
|
|
|
* set breakpoints anywhere, so don't write protect the kernel text
|
|
|
|
* on platforms where such control is possible.
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_KGDB) || defined(CONFIG_XMON) || defined(CONFIG_BDI_SWITCH) ||\
|
2011-04-14 17:49:53 -06:00
|
|
|
defined(CONFIG_KPROBES) || defined(CONFIG_DYNAMIC_FTRACE)
|
2009-03-19 13:34:09 -06:00
|
|
|
#define PAGE_KERNEL_TEXT PAGE_KERNEL_X
|
|
|
|
#else
|
|
|
|
#define PAGE_KERNEL_TEXT PAGE_KERNEL_ROX
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Make modules code happy. We don't set RO yet */
|
|
|
|
#define PAGE_KERNEL_EXEC PAGE_KERNEL_X
|
|
|
|
|
powerpc: Fix invalid page flags in create TLB CAM path for PTE_64BIT
There exists a four line chunk of code, which when configured for
64 bit address space, can incorrectly set certain page flags during
the TLB creation. It turns out that this is code which isn't used,
but might still serve a purpose. Since it isn't obvious why it exists
or why it causes problems, the below description covers both in detail.
For powerpc bootstrap, the physical memory (at most 768M), is mapped
into the kernel space via the following path:
MMU_init()
|
+ adjust_total_lowmem()
|
+ map_mem_in_cams()
|
+ settlbcam(i, virt, phys, cam_sz, PAGE_KERNEL_X, 0);
On settlbcam(), the kernel will create TLB entries according to the flag,
PAGE_KERNEL_X.
settlbcam()
{
...
TLBCAM[index].MAS1 = MAS1_VALID
| MAS1_IPROT | MAS1_TSIZE(tsize) | MAS1_TID(pid);
^
These entries cannot be invalidated by the
kernel since MAS1_IPROT is set on TLB property.
...
if (flags & _PAGE_USER) {
TLBCAM[index].MAS3 |= MAS3_UX | MAS3_UR;
TLBCAM[index].MAS3 |= ((flags & _PAGE_RW) ? MAS3_UW : 0);
}
For classic BookE (flags & _PAGE_USER) is 'zero' so it's fine.
But on boards like the the Freescale P4080, we want to support 36-bit
physical address on it. So the following options may be set:
CONFIG_FSL_BOOKE=y
CONFIG_PTE_64BIT=y
CONFIG_PHYS_64BIT=y
As a result, boards like the P4080 will introduce PTE format as Book3E.
As per the file: arch/powerpc/include/asm/pgtable-ppc32.h
* #elif defined(CONFIG_FSL_BOOKE) && defined(CONFIG_PTE_64BIT)
* #include <asm/pte-book3e.h>
So PAGE_KERNEL_X is __pgprot(_PAGE_BASE | _PAGE_KERNEL_RWX) and the
book3E version of _PAGE_KERNEL_RWX is defined with:
(_PAGE_BAP_SW | _PAGE_BAP_SR | _PAGE_DIRTY | _PAGE_BAP_SX)
Note the _PAGE_BAP_SR, which is also defined in the book3E _PAGE_USER:
#define _PAGE_USER (_PAGE_BAP_UR | _PAGE_BAP_SR) /* Can be read */
So the possibility exists to wrongly assign the user MAS3_U<RWX> bits
to kernel (PAGE_KERNEL_X) address space via the following code fragment:
if (flags & _PAGE_USER) {
TLBCAM[index].MAS3 |= MAS3_UX | MAS3_UR;
TLBCAM[index].MAS3 |= ((flags & _PAGE_RW) ? MAS3_UW : 0);
}
Here is a dump of the TLB info from Simics with the above code present:
------
L2 TLB1
GT SSS UUU V I
Row Logical Physical SS TLPID TID WIMGE XWR XWR F P V
----- ----------------- ------------------- -- ----- ----- ----- --- --- - - -
0 c0000000-cfffffff 000000000-00fffffff 00 0 0 M XWR XWR 0 1 1
1 d0000000-dfffffff 010000000-01fffffff 00 0 0 M XWR XWR 0 1 1
2 e0000000-efffffff 020000000-02fffffff 00 0 0 M XWR XWR 0 1 1
Actually this conditional code was used for two legacy functions:
1: support KGDB to set break point.
KGDB already dropped this; now uses its core write to set break point.
2: io_block_mapping() to create TLB in segmentation size (not PAGE_SIZE)
for device IO space.
This use case is also removed from the latest PowerPC kernel.
However, there may still be a use case for it in the future, like
large user pages, so we can't remove it entirely. As an alternative,
we match on all bits of _PAGE_USER instead of just any bits, so the
case where just _PAGE_BAP_SR is set can't sneak through.
With this done, the TLB appears without U having XWR as below:
-------
L2 TLB1
GT SSS UUU V I
Row Logical Physical SS TLPID TID WIMGE XWR XWR F P V
----- ----------------- ------------------- -- ----- ----- ----- --- --- - - -
0 c0000000-cfffffff 000000000-00fffffff 00 0 0 M XWR 0 1 1
1 d0000000-dfffffff 010000000-01fffffff 00 0 0 M XWR 0 1 1
2 e0000000-efffffff 020000000-02fffffff 00 0 0 M XWR 0 1 1
Signed-off-by: Tiejun Chen <tiejun.chen@windriver.com>
Signed-off-by: Paul Gortmaker <paul.gortmaker@windriver.com>
Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
2010-09-24 10:44:52 -06:00
|
|
|
/*
|
|
|
|
* Don't just check for any non zero bits in __PAGE_USER, since for book3e
|
|
|
|
* and PTE_64BIT, PAGE_KERNEL_X contains _PAGE_BAP_SR which is also in
|
2011-03-30 19:57:33 -06:00
|
|
|
* _PAGE_USER. Need to explicitly match _PAGE_BAP_UR bit in that case too.
|
powerpc: Fix invalid page flags in create TLB CAM path for PTE_64BIT
There exists a four line chunk of code, which when configured for
64 bit address space, can incorrectly set certain page flags during
the TLB creation. It turns out that this is code which isn't used,
but might still serve a purpose. Since it isn't obvious why it exists
or why it causes problems, the below description covers both in detail.
For powerpc bootstrap, the physical memory (at most 768M), is mapped
into the kernel space via the following path:
MMU_init()
|
+ adjust_total_lowmem()
|
+ map_mem_in_cams()
|
+ settlbcam(i, virt, phys, cam_sz, PAGE_KERNEL_X, 0);
On settlbcam(), the kernel will create TLB entries according to the flag,
PAGE_KERNEL_X.
settlbcam()
{
...
TLBCAM[index].MAS1 = MAS1_VALID
| MAS1_IPROT | MAS1_TSIZE(tsize) | MAS1_TID(pid);
^
These entries cannot be invalidated by the
kernel since MAS1_IPROT is set on TLB property.
...
if (flags & _PAGE_USER) {
TLBCAM[index].MAS3 |= MAS3_UX | MAS3_UR;
TLBCAM[index].MAS3 |= ((flags & _PAGE_RW) ? MAS3_UW : 0);
}
For classic BookE (flags & _PAGE_USER) is 'zero' so it's fine.
But on boards like the the Freescale P4080, we want to support 36-bit
physical address on it. So the following options may be set:
CONFIG_FSL_BOOKE=y
CONFIG_PTE_64BIT=y
CONFIG_PHYS_64BIT=y
As a result, boards like the P4080 will introduce PTE format as Book3E.
As per the file: arch/powerpc/include/asm/pgtable-ppc32.h
* #elif defined(CONFIG_FSL_BOOKE) && defined(CONFIG_PTE_64BIT)
* #include <asm/pte-book3e.h>
So PAGE_KERNEL_X is __pgprot(_PAGE_BASE | _PAGE_KERNEL_RWX) and the
book3E version of _PAGE_KERNEL_RWX is defined with:
(_PAGE_BAP_SW | _PAGE_BAP_SR | _PAGE_DIRTY | _PAGE_BAP_SX)
Note the _PAGE_BAP_SR, which is also defined in the book3E _PAGE_USER:
#define _PAGE_USER (_PAGE_BAP_UR | _PAGE_BAP_SR) /* Can be read */
So the possibility exists to wrongly assign the user MAS3_U<RWX> bits
to kernel (PAGE_KERNEL_X) address space via the following code fragment:
if (flags & _PAGE_USER) {
TLBCAM[index].MAS3 |= MAS3_UX | MAS3_UR;
TLBCAM[index].MAS3 |= ((flags & _PAGE_RW) ? MAS3_UW : 0);
}
Here is a dump of the TLB info from Simics with the above code present:
------
L2 TLB1
GT SSS UUU V I
Row Logical Physical SS TLPID TID WIMGE XWR XWR F P V
----- ----------------- ------------------- -- ----- ----- ----- --- --- - - -
0 c0000000-cfffffff 000000000-00fffffff 00 0 0 M XWR XWR 0 1 1
1 d0000000-dfffffff 010000000-01fffffff 00 0 0 M XWR XWR 0 1 1
2 e0000000-efffffff 020000000-02fffffff 00 0 0 M XWR XWR 0 1 1
Actually this conditional code was used for two legacy functions:
1: support KGDB to set break point.
KGDB already dropped this; now uses its core write to set break point.
2: io_block_mapping() to create TLB in segmentation size (not PAGE_SIZE)
for device IO space.
This use case is also removed from the latest PowerPC kernel.
However, there may still be a use case for it in the future, like
large user pages, so we can't remove it entirely. As an alternative,
we match on all bits of _PAGE_USER instead of just any bits, so the
case where just _PAGE_BAP_SR is set can't sneak through.
With this done, the TLB appears without U having XWR as below:
-------
L2 TLB1
GT SSS UUU V I
Row Logical Physical SS TLPID TID WIMGE XWR XWR F P V
----- ----------------- ------------------- -- ----- ----- ----- --- --- - - -
0 c0000000-cfffffff 000000000-00fffffff 00 0 0 M XWR 0 1 1
1 d0000000-dfffffff 010000000-01fffffff 00 0 0 M XWR 0 1 1
2 e0000000-efffffff 020000000-02fffffff 00 0 0 M XWR 0 1 1
Signed-off-by: Tiejun Chen <tiejun.chen@windriver.com>
Signed-off-by: Paul Gortmaker <paul.gortmaker@windriver.com>
Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
2010-09-24 10:44:52 -06:00
|
|
|
*/
|
|
|
|
#define pte_user(val) ((val & _PAGE_USER) == _PAGE_USER)
|
|
|
|
|
2009-03-19 13:34:09 -06:00
|
|
|
/* Advertise special mapping type for AGP */
|
|
|
|
#define PAGE_AGP (PAGE_KERNEL_NC)
|
|
|
|
#define HAVE_PAGE_AGP
|
|
|
|
|
|
|
|
/* Advertise support for _PAGE_SPECIAL */
|
|
|
|
#define __HAVE_ARCH_PTE_SPECIAL
|
|
|
|
|