2007-04-30 12:37:19 -06:00
|
|
|
/*
|
|
|
|
* TI DaVinci Power and Sleep Controller (PSC)
|
|
|
|
*
|
|
|
|
* Copyright (C) 2006 Texas Instruments.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/init.h>
|
2008-09-06 05:10:45 -06:00
|
|
|
#include <linux/io.h>
|
2007-04-30 12:37:19 -06:00
|
|
|
|
2009-03-20 18:29:01 -06:00
|
|
|
#include <mach/cputype.h>
|
2008-08-05 09:14:15 -06:00
|
|
|
#include <mach/hardware.h>
|
|
|
|
#include <mach/psc.h>
|
|
|
|
#include <mach/mux.h>
|
2007-04-30 12:37:19 -06:00
|
|
|
|
2007-07-10 06:10:04 -06:00
|
|
|
/* PSC register offsets */
|
|
|
|
#define EPCPR 0x070
|
|
|
|
#define PTCMD 0x120
|
|
|
|
#define PTSTAT 0x128
|
|
|
|
#define PDSTAT 0x200
|
|
|
|
#define PDCTL1 0x304
|
|
|
|
#define MDSTAT 0x800
|
|
|
|
#define MDCTL 0xA00
|
2007-04-30 12:37:19 -06:00
|
|
|
|
2009-03-26 20:33:21 -06:00
|
|
|
#define MDSTAT_STATE_MASK 0x1f
|
2007-04-30 12:37:19 -06:00
|
|
|
|
2009-03-20 18:29:01 -06:00
|
|
|
/* Return nonzero iff the domain's clock is active */
|
2009-04-15 13:39:33 -06:00
|
|
|
int __init davinci_psc_is_clk_active(unsigned int ctlr, unsigned int id)
|
2007-04-30 12:37:19 -06:00
|
|
|
{
|
2009-04-15 13:39:33 -06:00
|
|
|
void __iomem *psc_base;
|
|
|
|
u32 mdstat;
|
|
|
|
struct davinci_soc_info *soc_info = &davinci_soc_info;
|
|
|
|
|
|
|
|
if (!soc_info->psc_bases || (ctlr >= soc_info->psc_bases_num)) {
|
|
|
|
pr_warning("PSC: Bad psc data: 0x%x[%d]\n",
|
|
|
|
(int)soc_info->psc_bases, ctlr);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
psc_base = soc_info->psc_bases[ctlr];
|
|
|
|
mdstat = __raw_readl(psc_base + MDSTAT + 4 * id);
|
2009-03-20 18:29:01 -06:00
|
|
|
|
|
|
|
/* if clocked, state can be "Enable" or "SyncReset" */
|
|
|
|
return mdstat & BIT(12);
|
2007-04-30 12:37:19 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Enable or disable a PSC domain */
|
2009-04-15 13:39:33 -06:00
|
|
|
void davinci_psc_config(unsigned int domain, unsigned int ctlr,
|
|
|
|
unsigned int id, char enable)
|
2007-04-30 12:37:19 -06:00
|
|
|
{
|
2009-03-26 20:33:21 -06:00
|
|
|
u32 epcpr, ptcmd, ptstat, pdstat, pdctl1, mdstat, mdctl;
|
2009-04-15 13:39:33 -06:00
|
|
|
void __iomem *psc_base;
|
|
|
|
struct davinci_soc_info *soc_info = &davinci_soc_info;
|
2009-03-26 20:33:21 -06:00
|
|
|
u32 next_state = enable ? 0x3 : 0x2; /* 0x3 enables, 0x2 disables */
|
2007-04-30 12:37:19 -06:00
|
|
|
|
2009-04-15 13:39:33 -06:00
|
|
|
if (!soc_info->psc_bases || (ctlr >= soc_info->psc_bases_num)) {
|
|
|
|
pr_warning("PSC: Bad psc data: 0x%x[%d]\n",
|
|
|
|
(int)soc_info->psc_bases, ctlr);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
psc_base = soc_info->psc_bases[ctlr];
|
|
|
|
|
2009-03-20 18:29:01 -06:00
|
|
|
mdctl = __raw_readl(psc_base + MDCTL + 4 * id);
|
2009-03-26 20:33:21 -06:00
|
|
|
mdctl &= ~MDSTAT_STATE_MASK;
|
|
|
|
mdctl |= next_state;
|
2009-03-20 18:29:01 -06:00
|
|
|
__raw_writel(mdctl, psc_base + MDCTL + 4 * id);
|
2007-07-10 06:10:04 -06:00
|
|
|
|
2009-03-20 18:29:01 -06:00
|
|
|
pdstat = __raw_readl(psc_base + PDSTAT);
|
2007-07-10 06:10:04 -06:00
|
|
|
if ((pdstat & 0x00000001) == 0) {
|
2009-03-20 18:29:01 -06:00
|
|
|
pdctl1 = __raw_readl(psc_base + PDCTL1);
|
2007-07-10 06:10:04 -06:00
|
|
|
pdctl1 |= 0x1;
|
2009-03-20 18:29:01 -06:00
|
|
|
__raw_writel(pdctl1, psc_base + PDCTL1);
|
2007-07-10 06:10:04 -06:00
|
|
|
|
|
|
|
ptcmd = 1 << domain;
|
2009-03-20 18:29:01 -06:00
|
|
|
__raw_writel(ptcmd, psc_base + PTCMD);
|
2007-04-30 12:37:19 -06:00
|
|
|
|
2007-07-10 06:10:04 -06:00
|
|
|
do {
|
2009-03-20 18:29:01 -06:00
|
|
|
epcpr = __raw_readl(psc_base + EPCPR);
|
2007-07-10 06:10:04 -06:00
|
|
|
} while ((((epcpr >> domain) & 1) == 0));
|
2007-04-30 12:37:19 -06:00
|
|
|
|
2009-03-20 18:29:01 -06:00
|
|
|
pdctl1 = __raw_readl(psc_base + PDCTL1);
|
2007-07-10 06:10:04 -06:00
|
|
|
pdctl1 |= 0x100;
|
2009-03-20 18:29:01 -06:00
|
|
|
__raw_writel(pdctl1, psc_base + PDCTL1);
|
2007-07-10 06:10:04 -06:00
|
|
|
|
|
|
|
do {
|
2009-03-20 18:29:01 -06:00
|
|
|
ptstat = __raw_readl(psc_base +
|
2007-07-10 06:10:04 -06:00
|
|
|
PTSTAT);
|
|
|
|
} while (!(((ptstat >> domain) & 1) == 0));
|
2007-04-30 12:37:19 -06:00
|
|
|
} else {
|
2007-07-10 06:10:04 -06:00
|
|
|
ptcmd = 1 << domain;
|
2009-03-20 18:29:01 -06:00
|
|
|
__raw_writel(ptcmd, psc_base + PTCMD);
|
2007-07-10 06:10:04 -06:00
|
|
|
|
|
|
|
do {
|
2009-03-20 18:29:01 -06:00
|
|
|
ptstat = __raw_readl(psc_base + PTSTAT);
|
2007-07-10 06:10:04 -06:00
|
|
|
} while (!(((ptstat >> domain) & 1) == 0));
|
2007-04-30 12:37:19 -06:00
|
|
|
}
|
|
|
|
|
2007-07-10 06:10:04 -06:00
|
|
|
do {
|
2009-03-20 18:29:01 -06:00
|
|
|
mdstat = __raw_readl(psc_base + MDSTAT + 4 * id);
|
2009-03-26 20:33:21 -06:00
|
|
|
} while (!((mdstat & MDSTAT_STATE_MASK) == next_state));
|
2007-04-30 12:37:19 -06:00
|
|
|
}
|