2008-10-21 07:06:51 -06:00
|
|
|
/* arch/arm/plat-s3c64xx/irq.c
|
|
|
|
*
|
|
|
|
* Copyright 2008 Openmoko, Inc.
|
|
|
|
* Copyright 2008 Simtec Electronics
|
|
|
|
* Ben Dooks <ben@simtec.co.uk>
|
|
|
|
* http://armlinux.simtec.co.uk/
|
|
|
|
*
|
|
|
|
* S3C64XX - Interrupt handling
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/interrupt.h>
|
2008-12-11 17:24:32 -07:00
|
|
|
#include <linux/serial_core.h>
|
2008-10-21 07:06:57 -06:00
|
|
|
#include <linux/irq.h>
|
2008-10-21 07:06:51 -06:00
|
|
|
#include <linux/io.h>
|
|
|
|
|
|
|
|
#include <asm/hardware/vic.h>
|
|
|
|
|
|
|
|
#include <mach/map.h>
|
2010-01-05 18:14:51 -07:00
|
|
|
#include <plat/irq-vic-timer.h>
|
2010-01-05 19:18:44 -07:00
|
|
|
#include <plat/irq-uart.h>
|
2008-10-21 07:06:51 -06:00
|
|
|
#include <plat/cpu.h>
|
|
|
|
|
2010-01-05 19:18:44 -07:00
|
|
|
static struct s3c_uart_irq uart_irqs[] = {
|
2008-10-21 07:07:05 -06:00
|
|
|
[0] = {
|
|
|
|
.regs = S3C_VA_UART0,
|
|
|
|
.base_irq = IRQ_S3CUART_BASE0,
|
|
|
|
.parent_irq = IRQ_UART0,
|
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.regs = S3C_VA_UART1,
|
|
|
|
.base_irq = IRQ_S3CUART_BASE1,
|
|
|
|
.parent_irq = IRQ_UART1,
|
|
|
|
},
|
|
|
|
[2] = {
|
|
|
|
.regs = S3C_VA_UART2,
|
|
|
|
.base_irq = IRQ_S3CUART_BASE2,
|
|
|
|
.parent_irq = IRQ_UART2,
|
|
|
|
},
|
|
|
|
[3] = {
|
|
|
|
.regs = S3C_VA_UART3,
|
|
|
|
.base_irq = IRQ_S3CUART_BASE3,
|
|
|
|
.parent_irq = IRQ_UART3,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2011-06-01 03:44:51 -06:00
|
|
|
/* setup the sources the vic should advertise resume for, even though it
|
|
|
|
* is not doing the wake (set_irq_wake needs to be valid) */
|
|
|
|
#define IRQ_VIC0_RESUME (1 << (IRQ_RTC_TIC - IRQ_VIC0_BASE))
|
|
|
|
#define IRQ_VIC1_RESUME (1 << (IRQ_RTC_ALARM - IRQ_VIC1_BASE) | \
|
|
|
|
1 << (IRQ_PENDN - IRQ_VIC1_BASE) | \
|
|
|
|
1 << (IRQ_HSMMC0 - IRQ_VIC1_BASE) | \
|
|
|
|
1 << (IRQ_HSMMC1 - IRQ_VIC1_BASE) | \
|
|
|
|
1 << (IRQ_HSMMC2 - IRQ_VIC1_BASE))
|
2008-10-21 07:07:05 -06:00
|
|
|
|
2008-10-21 07:06:51 -06:00
|
|
|
void __init s3c64xx_init_irq(u32 vic0_valid, u32 vic1_valid)
|
|
|
|
{
|
2008-10-21 07:07:12 -06:00
|
|
|
printk(KERN_DEBUG "%s: initialising interrupts\n", __func__);
|
2008-10-21 07:06:51 -06:00
|
|
|
|
|
|
|
/* initialise the pair of VICs */
|
2011-06-01 03:44:51 -06:00
|
|
|
vic_init(VA_VIC0, IRQ_VIC0_BASE, vic0_valid, IRQ_VIC0_RESUME);
|
|
|
|
vic_init(VA_VIC1, IRQ_VIC1_BASE, vic1_valid, IRQ_VIC1_RESUME);
|
2008-10-21 07:06:57 -06:00
|
|
|
|
|
|
|
/* add the timer sub-irqs */
|
2011-05-09 02:09:26 -06:00
|
|
|
s3c_init_vic_timer_irq(5, IRQ_TIMER0);
|
2008-10-21 07:07:05 -06:00
|
|
|
|
2010-01-05 19:18:44 -07:00
|
|
|
s3c_init_uart_irqs(uart_irqs, ARRAY_SIZE(uart_irqs));
|
2008-10-21 07:06:51 -06:00
|
|
|
}
|