2005-04-16 16:20:36 -06:00
|
|
|
#ifndef __ASM_CRIS_SYSTEM_H
|
|
|
|
#define __ASM_CRIS_SYSTEM_H
|
|
|
|
|
|
|
|
#include <asm/arch/system.h>
|
|
|
|
|
|
|
|
/* the switch_to macro calls resume, an asm function in entry.S which does the actual
|
|
|
|
* task switching.
|
|
|
|
*/
|
|
|
|
|
|
|
|
extern struct task_struct *resume(struct task_struct *prev, struct task_struct *next, int);
|
|
|
|
#define switch_to(prev,next,last) last = resume(prev,next, \
|
|
|
|
(int)&((struct task_struct *)0)->thread)
|
|
|
|
|
|
|
|
#define barrier() __asm__ __volatile__("": : :"memory")
|
|
|
|
#define mb() barrier()
|
|
|
|
#define rmb() mb()
|
|
|
|
#define wmb() mb()
|
|
|
|
#define read_barrier_depends() do { } while(0)
|
|
|
|
#define set_mb(var, value) do { var = value; mb(); } while (0)
|
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
#define smp_mb() mb()
|
|
|
|
#define smp_rmb() rmb()
|
|
|
|
#define smp_wmb() wmb()
|
|
|
|
#define smp_read_barrier_depends() read_barrier_depends()
|
|
|
|
#else
|
|
|
|
#define smp_mb() barrier()
|
|
|
|
#define smp_rmb() barrier()
|
|
|
|
#define smp_wmb() barrier()
|
|
|
|
#define smp_read_barrier_depends() do { } while(0)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define iret()
|
|
|
|
|
|
|
|
/*
|
|
|
|
* disable hlt during certain critical i/o operations
|
|
|
|
*/
|
|
|
|
#define HAVE_DISABLE_HLT
|
|
|
|
void disable_hlt(void);
|
|
|
|
void enable_hlt(void);
|
|
|
|
|
2005-11-07 01:58:44 -07:00
|
|
|
static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
|
2005-04-16 16:20:36 -06:00
|
|
|
{
|
|
|
|
/* since Etrax doesn't have any atomic xchg instructions, we need to disable
|
|
|
|
irq's (if enabled) and do it with move.d's */
|
|
|
|
unsigned long flags,temp;
|
2007-02-10 02:43:50 -07:00
|
|
|
local_irq_save(flags); /* save flags, including irq enable bit and shut off irqs */
|
2005-04-16 16:20:36 -06:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
*((unsigned char *)&temp) = x;
|
|
|
|
x = *(unsigned char *)ptr;
|
|
|
|
*(unsigned char *)ptr = *((unsigned char *)&temp);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
*((unsigned short *)&temp) = x;
|
|
|
|
x = *(unsigned short *)ptr;
|
|
|
|
*(unsigned short *)ptr = *((unsigned short *)&temp);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
temp = x;
|
|
|
|
x = *(unsigned long *)ptr;
|
|
|
|
*(unsigned long *)ptr = temp;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
local_irq_restore(flags); /* restore irq enable bit */
|
|
|
|
return x;
|
|
|
|
}
|
|
|
|
|
2008-02-07 01:16:14 -07:00
|
|
|
#include <asm-generic/cmpxchg-local.h>
|
|
|
|
|
|
|
|
/*
|
|
|
|
* cmpxchg_local and cmpxchg64_local are atomic wrt current CPU. Always make
|
|
|
|
* them available.
|
|
|
|
*/
|
|
|
|
#define cmpxchg_local(ptr, o, n) \
|
|
|
|
((__typeof__(*(ptr)))__cmpxchg_local_generic((ptr), (unsigned long)(o),\
|
|
|
|
(unsigned long)(n), sizeof(*(ptr))))
|
|
|
|
#define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
|
|
|
|
|
|
|
|
#ifndef CONFIG_SMP
|
|
|
|
#include <asm-generic/cmpxchg.h>
|
|
|
|
#endif
|
|
|
|
|
2005-04-16 16:20:36 -06:00
|
|
|
#define arch_align_stack(x) (x)
|
|
|
|
|
2006-03-24 04:15:57 -07:00
|
|
|
void default_idle(void);
|
|
|
|
|
2005-04-16 16:20:36 -06:00
|
|
|
#endif
|