blackfin architecture
This adds support for the Analog Devices Blackfin processor architecture, and
currently supports the BF533, BF532, BF531, BF537, BF536, BF534, and BF561
(Dual Core) devices, with a variety of development platforms including those
avaliable from Analog Devices (BF533-EZKit, BF533-STAMP, BF537-STAMP,
BF561-EZKIT), and Bluetechnix! Tinyboards.
The Blackfin architecture was jointly developed by Intel and Analog Devices
Inc. (ADI) as the Micro Signal Architecture (MSA) core and introduced it in
December of 2000. Since then ADI has put this core into its Blackfin
processor family of devices. The Blackfin core has the advantages of a clean,
orthogonal,RISC-like microprocessor instruction set. It combines a dual-MAC
(Multiply/Accumulate), state-of-the-art signal processing engine and
single-instruction, multiple-data (SIMD) multimedia capabilities into a single
instruction-set architecture.
The Blackfin architecture, including the instruction set, is described by the
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
http://blackfin.uclinux.org/gf/download/frsrelease/29/2549/Blackfin_PRM.pdf
The Blackfin processor is already supported by major releases of gcc, and
there are binary and source rpms/tarballs for many architectures at:
http://blackfin.uclinux.org/gf/project/toolchain/frs There is complete
documentation, including "getting started" guides available at:
http://docs.blackfin.uclinux.org/ which provides links to the sources and
patches you will need in order to set up a cross-compiling environment for
bfin-linux-uclibc
This patch, as well as the other patches (toolchain, distribution,
uClibc) are actively supported by Analog Devices Inc, at:
http://blackfin.uclinux.org/
We have tested this on LTP, and our test plan (including pass/fails) can
be found at:
http://docs.blackfin.uclinux.org/doku.php?id=testing_the_linux_kernel
[m.kozlowski@tuxland.pl: balance parenthesis in blackfin header files]
Signed-off-by: Bryan Wu <bryan.wu@analog.com>
Signed-off-by: Mariusz Kozlowski <m.kozlowski@tuxland.pl>
Signed-off-by: Aubrey Li <aubrey.li@analog.com>
Signed-off-by: Jie Zhang <jie.zhang@analog.com>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
2007-05-06 15:50:22 -06:00
|
|
|
/*
|
|
|
|
* File: include/asm-blackfin/mach-bf533/mem_init.h
|
|
|
|
* Based on:
|
|
|
|
* Author:
|
|
|
|
*
|
|
|
|
* Created:
|
|
|
|
* Description:
|
|
|
|
*
|
|
|
|
* Rev:
|
|
|
|
*
|
|
|
|
* Modified:
|
|
|
|
* Copyright 2004-2006 Analog Devices Inc.
|
|
|
|
*
|
|
|
|
* Bugs: Enter bugs at http://blackfin.uclinux.org/
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2, or (at your option)
|
|
|
|
* any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; see the file COPYING.
|
|
|
|
* If not, write to the Free Software Foundation,
|
|
|
|
* 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
|
|
|
|
*/
|
|
|
|
|
2008-04-23 15:03:26 -06:00
|
|
|
#if (CONFIG_MEM_MT48LC16M16A2TG_75 || CONFIG_MEM_MT48LC64M4A2FB_7E || \
|
|
|
|
CONFIG_MEM_MT48LC32M16A2TG_75 || CONFIG_MEM_GENERIC_BOARD)
|
blackfin architecture
This adds support for the Analog Devices Blackfin processor architecture, and
currently supports the BF533, BF532, BF531, BF537, BF536, BF534, and BF561
(Dual Core) devices, with a variety of development platforms including those
avaliable from Analog Devices (BF533-EZKit, BF533-STAMP, BF537-STAMP,
BF561-EZKIT), and Bluetechnix! Tinyboards.
The Blackfin architecture was jointly developed by Intel and Analog Devices
Inc. (ADI) as the Micro Signal Architecture (MSA) core and introduced it in
December of 2000. Since then ADI has put this core into its Blackfin
processor family of devices. The Blackfin core has the advantages of a clean,
orthogonal,RISC-like microprocessor instruction set. It combines a dual-MAC
(Multiply/Accumulate), state-of-the-art signal processing engine and
single-instruction, multiple-data (SIMD) multimedia capabilities into a single
instruction-set architecture.
The Blackfin architecture, including the instruction set, is described by the
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
http://blackfin.uclinux.org/gf/download/frsrelease/29/2549/Blackfin_PRM.pdf
The Blackfin processor is already supported by major releases of gcc, and
there are binary and source rpms/tarballs for many architectures at:
http://blackfin.uclinux.org/gf/project/toolchain/frs There is complete
documentation, including "getting started" guides available at:
http://docs.blackfin.uclinux.org/ which provides links to the sources and
patches you will need in order to set up a cross-compiling environment for
bfin-linux-uclibc
This patch, as well as the other patches (toolchain, distribution,
uClibc) are actively supported by Analog Devices Inc, at:
http://blackfin.uclinux.org/
We have tested this on LTP, and our test plan (including pass/fails) can
be found at:
http://docs.blackfin.uclinux.org/doku.php?id=testing_the_linux_kernel
[m.kozlowski@tuxland.pl: balance parenthesis in blackfin header files]
Signed-off-by: Bryan Wu <bryan.wu@analog.com>
Signed-off-by: Mariusz Kozlowski <m.kozlowski@tuxland.pl>
Signed-off-by: Aubrey Li <aubrey.li@analog.com>
Signed-off-by: Jie Zhang <jie.zhang@analog.com>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
2007-05-06 15:50:22 -06:00
|
|
|
#if (CONFIG_SCLK_HZ > 119402985)
|
|
|
|
#define SDRAM_tRP TRP_2
|
|
|
|
#define SDRAM_tRP_num 2
|
|
|
|
#define SDRAM_tRAS TRAS_7
|
|
|
|
#define SDRAM_tRAS_num 7
|
|
|
|
#define SDRAM_tRCD TRCD_2
|
|
|
|
#define SDRAM_tWR TWR_2
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_SCLK_HZ > 104477612) && (CONFIG_SCLK_HZ <= 119402985)
|
|
|
|
#define SDRAM_tRP TRP_2
|
|
|
|
#define SDRAM_tRP_num 2
|
|
|
|
#define SDRAM_tRAS TRAS_6
|
|
|
|
#define SDRAM_tRAS_num 6
|
|
|
|
#define SDRAM_tRCD TRCD_2
|
|
|
|
#define SDRAM_tWR TWR_2
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_SCLK_HZ > 8955223) && (CONFIG_SCLK_HZ <= 104477612)
|
|
|
|
#define SDRAM_tRP TRP_2
|
|
|
|
#define SDRAM_tRP_num 2
|
|
|
|
#define SDRAM_tRAS TRAS_5
|
|
|
|
#define SDRAM_tRAS_num 5
|
|
|
|
#define SDRAM_tRCD TRCD_2
|
|
|
|
#define SDRAM_tWR TWR_2
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_SCLK_HZ > 74626866) && (CONFIG_SCLK_HZ <= 89552239)
|
|
|
|
#define SDRAM_tRP TRP_2
|
|
|
|
#define SDRAM_tRP_num 2
|
|
|
|
#define SDRAM_tRAS TRAS_4
|
|
|
|
#define SDRAM_tRAS_num 4
|
|
|
|
#define SDRAM_tRCD TRCD_2
|
|
|
|
#define SDRAM_tWR TWR_2
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_SCLK_HZ > 66666667) && (CONFIG_SCLK_HZ <= 74626866)
|
|
|
|
#define SDRAM_tRP TRP_2
|
|
|
|
#define SDRAM_tRP_num 2
|
|
|
|
#define SDRAM_tRAS TRAS_3
|
|
|
|
#define SDRAM_tRAS_num 3
|
|
|
|
#define SDRAM_tRCD TRCD_2
|
|
|
|
#define SDRAM_tWR TWR_2
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_SCLK_HZ > 59701493) && (CONFIG_SCLK_HZ <= 66666667)
|
|
|
|
#define SDRAM_tRP TRP_1
|
|
|
|
#define SDRAM_tRP_num 1
|
|
|
|
#define SDRAM_tRAS TRAS_4
|
|
|
|
#define SDRAM_tRAS_num 3
|
|
|
|
#define SDRAM_tRCD TRCD_1
|
|
|
|
#define SDRAM_tWR TWR_2
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_SCLK_HZ > 44776119) && (CONFIG_SCLK_HZ <= 59701493)
|
|
|
|
#define SDRAM_tRP TRP_1
|
|
|
|
#define SDRAM_tRP_num 1
|
|
|
|
#define SDRAM_tRAS TRAS_3
|
|
|
|
#define SDRAM_tRAS_num 3
|
|
|
|
#define SDRAM_tRCD TRCD_1
|
|
|
|
#define SDRAM_tWR TWR_2
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_SCLK_HZ > 29850746) && (CONFIG_SCLK_HZ <= 44776119)
|
|
|
|
#define SDRAM_tRP TRP_1
|
|
|
|
#define SDRAM_tRP_num 1
|
|
|
|
#define SDRAM_tRAS TRAS_2
|
|
|
|
#define SDRAM_tRAS_num 2
|
|
|
|
#define SDRAM_tRCD TRCD_1
|
|
|
|
#define SDRAM_tWR TWR_2
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_SCLK_HZ <= 29850746)
|
|
|
|
#define SDRAM_tRP TRP_1
|
|
|
|
#define SDRAM_tRP_num 1
|
|
|
|
#define SDRAM_tRAS TRAS_1
|
|
|
|
#define SDRAM_tRAS_num 1
|
|
|
|
#define SDRAM_tRCD TRCD_1
|
|
|
|
#define SDRAM_tWR TWR_2
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if (CONFIG_MEM_MT48LC16M16A2TG_75)
|
|
|
|
/*SDRAM INFORMATION: */
|
|
|
|
#define SDRAM_Tref 64 /* Refresh period in milliseconds */
|
|
|
|
#define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
|
|
|
|
#define SDRAM_CL CL_3
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if (CONFIG_MEM_MT48LC64M4A2FB_7E)
|
|
|
|
/*SDRAM INFORMATION: */
|
|
|
|
#define SDRAM_Tref 64 /* Refresh period in milliseconds */
|
|
|
|
#define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
|
|
|
|
#define SDRAM_CL CL_3
|
|
|
|
#endif
|
|
|
|
|
2008-04-23 15:03:26 -06:00
|
|
|
#if (CONFIG_MEM_MT48LC32M16A2TG_75)
|
|
|
|
/*SDRAM INFORMATION: */
|
|
|
|
#define SDRAM_Tref 64 /* Refresh period in milliseconds */
|
|
|
|
#define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
|
|
|
|
#define SDRAM_CL CL_3
|
|
|
|
#endif
|
|
|
|
|
blackfin architecture
This adds support for the Analog Devices Blackfin processor architecture, and
currently supports the BF533, BF532, BF531, BF537, BF536, BF534, and BF561
(Dual Core) devices, with a variety of development platforms including those
avaliable from Analog Devices (BF533-EZKit, BF533-STAMP, BF537-STAMP,
BF561-EZKIT), and Bluetechnix! Tinyboards.
The Blackfin architecture was jointly developed by Intel and Analog Devices
Inc. (ADI) as the Micro Signal Architecture (MSA) core and introduced it in
December of 2000. Since then ADI has put this core into its Blackfin
processor family of devices. The Blackfin core has the advantages of a clean,
orthogonal,RISC-like microprocessor instruction set. It combines a dual-MAC
(Multiply/Accumulate), state-of-the-art signal processing engine and
single-instruction, multiple-data (SIMD) multimedia capabilities into a single
instruction-set architecture.
The Blackfin architecture, including the instruction set, is described by the
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
http://blackfin.uclinux.org/gf/download/frsrelease/29/2549/Blackfin_PRM.pdf
The Blackfin processor is already supported by major releases of gcc, and
there are binary and source rpms/tarballs for many architectures at:
http://blackfin.uclinux.org/gf/project/toolchain/frs There is complete
documentation, including "getting started" guides available at:
http://docs.blackfin.uclinux.org/ which provides links to the sources and
patches you will need in order to set up a cross-compiling environment for
bfin-linux-uclibc
This patch, as well as the other patches (toolchain, distribution,
uClibc) are actively supported by Analog Devices Inc, at:
http://blackfin.uclinux.org/
We have tested this on LTP, and our test plan (including pass/fails) can
be found at:
http://docs.blackfin.uclinux.org/doku.php?id=testing_the_linux_kernel
[m.kozlowski@tuxland.pl: balance parenthesis in blackfin header files]
Signed-off-by: Bryan Wu <bryan.wu@analog.com>
Signed-off-by: Mariusz Kozlowski <m.kozlowski@tuxland.pl>
Signed-off-by: Aubrey Li <aubrey.li@analog.com>
Signed-off-by: Jie Zhang <jie.zhang@analog.com>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
2007-05-06 15:50:22 -06:00
|
|
|
#if (CONFIG_MEM_GENERIC_BOARD)
|
|
|
|
/*SDRAM INFORMATION: Modify this for your board */
|
|
|
|
#define SDRAM_Tref 64 /* Refresh period in milliseconds */
|
|
|
|
#define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
|
|
|
|
#define SDRAM_CL CL_3
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if (CONFIG_MEM_SIZE == 128)
|
|
|
|
#define SDRAM_SIZE EBSZ_128
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_MEM_SIZE == 64)
|
|
|
|
#define SDRAM_SIZE EBSZ_64
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_MEM_SIZE == 32)
|
|
|
|
#define SDRAM_SIZE EBSZ_32
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_MEM_SIZE == 16)
|
|
|
|
#define SDRAM_SIZE EBSZ_16
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_MEM_ADD_WIDTH == 11)
|
|
|
|
#define SDRAM_WIDTH EBCAW_11
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_MEM_ADD_WIDTH == 10)
|
|
|
|
#define SDRAM_WIDTH EBCAW_10
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_MEM_ADD_WIDTH == 9)
|
|
|
|
#define SDRAM_WIDTH EBCAW_9
|
|
|
|
#endif
|
|
|
|
#if (CONFIG_MEM_ADD_WIDTH == 8)
|
|
|
|
#define SDRAM_WIDTH EBCAW_8
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define mem_SDBCTL (SDRAM_WIDTH | SDRAM_SIZE | EBE)
|
|
|
|
|
|
|
|
/* Equation from section 17 (p17-46) of BF533 HRM */
|
|
|
|
#define mem_SDRRC (((CONFIG_SCLK_HZ / 1000) * SDRAM_Tref) / SDRAM_NRA) - (SDRAM_tRAS_num + SDRAM_tRP_num)
|
|
|
|
|
|
|
|
/* Enable SCLK Out */
|
|
|
|
#define mem_SDGCTL (SCTLE | SDRAM_CL | SDRAM_tRAS | SDRAM_tRP | SDRAM_tRCD | SDRAM_tWR | PSS)
|
|
|
|
|
|
|
|
#if defined CONFIG_CLKIN_HALF
|
|
|
|
#define CLKIN_HALF 1
|
|
|
|
#else
|
|
|
|
#define CLKIN_HALF 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined CONFIG_PLL_BYPASS
|
|
|
|
#define PLL_BYPASS 1
|
|
|
|
#else
|
|
|
|
#define PLL_BYPASS 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/***************************************Currently Not Being Used *********************************/
|
|
|
|
#define flash_EBIU_AMBCTL_WAT ((CONFIG_FLASH_SPEED_BWAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
|
|
|
|
#define flash_EBIU_AMBCTL_RAT ((CONFIG_FLASH_SPEED_BRAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
|
|
|
|
#define flash_EBIU_AMBCTL_HT ((CONFIG_FLASH_SPEED_BHT * 4) / (4000000000 / CONFIG_SCLK_HZ))
|
|
|
|
#define flash_EBIU_AMBCTL_ST ((CONFIG_FLASH_SPEED_BST * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
|
|
|
|
#define flash_EBIU_AMBCTL_TT ((CONFIG_FLASH_SPEED_BTT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
|
|
|
|
|
|
|
|
#if (flash_EBIU_AMBCTL_TT > 3)
|
|
|
|
#define flash_EBIU_AMBCTL0_TT B0TT_4
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_TT == 3)
|
|
|
|
#define flash_EBIU_AMBCTL0_TT B0TT_3
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_TT == 2)
|
|
|
|
#define flash_EBIU_AMBCTL0_TT B0TT_2
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_TT < 2)
|
|
|
|
#define flash_EBIU_AMBCTL0_TT B0TT_1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if (flash_EBIU_AMBCTL_ST > 3)
|
|
|
|
#define flash_EBIU_AMBCTL0_ST B0ST_4
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_ST == 3)
|
|
|
|
#define flash_EBIU_AMBCTL0_ST B0ST_3
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_ST == 2)
|
|
|
|
#define flash_EBIU_AMBCTL0_ST B0ST_2
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_ST < 2)
|
|
|
|
#define flash_EBIU_AMBCTL0_ST B0ST_1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if (flash_EBIU_AMBCTL_HT > 2)
|
|
|
|
#define flash_EBIU_AMBCTL0_HT B0HT_3
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_HT == 2)
|
|
|
|
#define flash_EBIU_AMBCTL0_HT B0HT_2
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_HT == 1)
|
|
|
|
#define flash_EBIU_AMBCTL0_HT B0HT_1
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT == 0)
|
|
|
|
#define flash_EBIU_AMBCTL0_HT B0HT_0
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT != 0)
|
|
|
|
#define flash_EBIU_AMBCTL0_HT B0HT_1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT > 14)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_15
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 14)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_14
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 13)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_13
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 12)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_12
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 11)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_11
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 10)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_10
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 9)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_9
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 8)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_8
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 7)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_7
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 6)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_6
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 5)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_5
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 4)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_4
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 3)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_3
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 2)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_2
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_WAT == 1)
|
|
|
|
#define flash_EBIU_AMBCTL0_WAT B0WAT_1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT > 14)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_15
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 14)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_14
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 13)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_13
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 12)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_12
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 11)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_11
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 10)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_10
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 9)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_9
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 8)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_8
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 7)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_7
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 6)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_6
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 5)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_5
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 4)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_4
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 3)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_3
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 2)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_2
|
|
|
|
#endif
|
|
|
|
#if (flash_EBIU_AMBCTL_RAT == 1)
|
|
|
|
#define flash_EBIU_AMBCTL0_RAT B0RAT_1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define flash_EBIU_AMBCTL0 \
|
|
|
|
(flash_EBIU_AMBCTL0_WAT | flash_EBIU_AMBCTL0_RAT | flash_EBIU_AMBCTL0_HT | \
|
|
|
|
flash_EBIU_AMBCTL0_ST | flash_EBIU_AMBCTL0_TT | CONFIG_FLASH_SPEED_RDYEN)
|