2011-05-09 14:24:57 -06:00
|
|
|
/*
|
|
|
|
* P5020DS Device Tree Source
|
|
|
|
*
|
|
|
|
* Copyright 2010-2011 Freescale Semiconductor Inc.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are met:
|
|
|
|
* * Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* * Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* * Neither the name of Freescale Semiconductor nor the
|
|
|
|
* names of its contributors may be used to endorse or promote products
|
|
|
|
* derived from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* ALTERNATIVELY, this software may be distributed under the terms of the
|
|
|
|
* GNU General Public License ("GPL") as published by the Free Software
|
|
|
|
* Foundation, either version 2 of that License or (at your option) any
|
|
|
|
* later version.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
|
|
|
|
* EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
|
|
|
|
* WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
|
|
|
* DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
|
|
|
|
* DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
|
|
|
|
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
|
|
|
|
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
|
|
|
|
* ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
|
|
|
|
* SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
2011-11-07 09:22:36 -07:00
|
|
|
/include/ "fsl/p5020si-pre.dtsi"
|
2011-05-09 14:24:57 -06:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "fsl,P5020DS";
|
|
|
|
compatible = "fsl,P5020DS";
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
|
|
|
|
memory {
|
|
|
|
device_type = "memory";
|
|
|
|
};
|
|
|
|
|
2011-09-16 09:36:34 -06:00
|
|
|
dcsr: dcsr@f00000000 {
|
|
|
|
ranges = <0x00000000 0xf 0x00000000 0x01008000>;
|
|
|
|
};
|
|
|
|
|
2011-05-09 14:24:57 -06:00
|
|
|
soc: soc@ffe000000 {
|
2011-11-07 09:22:36 -07:00
|
|
|
ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
|
|
|
|
reg = <0xf 0xfe000000 0 0x00001000>;
|
2011-05-09 14:24:57 -06:00
|
|
|
spi@110000 {
|
|
|
|
flash@0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "spansion,s25sl12801";
|
|
|
|
reg = <0>;
|
|
|
|
spi-max-frequency = <40000000>; /* input clock */
|
|
|
|
partition@u-boot {
|
|
|
|
label = "u-boot";
|
|
|
|
reg = <0x00000000 0x00100000>;
|
|
|
|
read-only;
|
|
|
|
};
|
|
|
|
partition@kernel {
|
|
|
|
label = "kernel";
|
|
|
|
reg = <0x00100000 0x00500000>;
|
|
|
|
read-only;
|
|
|
|
};
|
|
|
|
partition@dtb {
|
|
|
|
label = "dtb";
|
|
|
|
reg = <0x00600000 0x00100000>;
|
|
|
|
read-only;
|
|
|
|
};
|
|
|
|
partition@fs {
|
|
|
|
label = "file system";
|
|
|
|
reg = <0x00700000 0x00900000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@118100 {
|
|
|
|
eeprom@51 {
|
|
|
|
compatible = "at24,24c256";
|
|
|
|
reg = <0x51>;
|
|
|
|
};
|
|
|
|
eeprom@52 {
|
|
|
|
compatible = "at24,24c256";
|
|
|
|
reg = <0x52>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@119100 {
|
|
|
|
rtc@68 {
|
|
|
|
compatible = "dallas,ds3232";
|
|
|
|
reg = <0x68>;
|
|
|
|
interrupts = <0x1 0x1 0 0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2011-11-17 07:01:40 -07:00
|
|
|
rio: rapidio@ffe0c0000 {
|
|
|
|
reg = <0xf 0xfe0c0000 0 0x11000>;
|
|
|
|
|
|
|
|
port1 {
|
|
|
|
ranges = <0 0 0xc 0x20000000 0 0x10000000>;
|
|
|
|
};
|
|
|
|
port2 {
|
|
|
|
ranges = <0 0 0xc 0x30000000 0 0x10000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2011-11-07 09:22:36 -07:00
|
|
|
lbc: localbus@ffe124000 {
|
2011-05-09 14:24:57 -06:00
|
|
|
reg = <0xf 0xfe124000 0 0x1000>;
|
|
|
|
ranges = <0 0 0xf 0xe8000000 0x08000000
|
2011-05-23 04:48:58 -06:00
|
|
|
2 0 0xf 0xffa00000 0x00040000
|
2011-05-09 14:24:57 -06:00
|
|
|
3 0 0xf 0xffdf0000 0x00008000>;
|
|
|
|
|
|
|
|
flash@0,0 {
|
|
|
|
compatible = "cfi-flash";
|
|
|
|
reg = <0 0 0x08000000>;
|
|
|
|
bank-width = <2>;
|
|
|
|
device-width = <2>;
|
|
|
|
};
|
|
|
|
|
2011-05-23 04:48:58 -06:00
|
|
|
nand@2,0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "fsl,elbc-fcm-nand";
|
|
|
|
reg = <0x2 0x0 0x40000>;
|
|
|
|
|
|
|
|
partition@0 {
|
|
|
|
label = "NAND U-Boot Image";
|
|
|
|
reg = <0x0 0x02000000>;
|
|
|
|
read-only;
|
|
|
|
};
|
|
|
|
|
|
|
|
partition@2000000 {
|
|
|
|
label = "NAND Root File System";
|
|
|
|
reg = <0x02000000 0x10000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
partition@12000000 {
|
|
|
|
label = "NAND Compressed RFS Image";
|
|
|
|
reg = <0x12000000 0x08000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
partition@1a000000 {
|
|
|
|
label = "NAND Linux Kernel Image";
|
|
|
|
reg = <0x1a000000 0x04000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
partition@1e000000 {
|
|
|
|
label = "NAND DTB Image";
|
|
|
|
reg = <0x1e000000 0x01000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
partition@1f000000 {
|
|
|
|
label = "NAND Writable User area";
|
|
|
|
reg = <0x1f000000 0x21000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2011-05-09 14:24:57 -06:00
|
|
|
board-control@3,0 {
|
powerpc/85xx: clean up FPGA device tree nodes for Freecsale QorIQ boards
Standarize and document the FPGA nodes used on Freescale QorIQ reference
boards. There are different kinds of FPGAs used on the boards, but
only two are currently standard: "pixis", "ngpixis", and "qixis". Although
there are minor differences among the boards that have one kind of FPGA, most
of the functionality is the same, so it makes sense to create common
compatibility strings.
We also need to update the P1022DS platform file, because the compatible
string for its PIXIS node has changed. This means that older kernels are
not compatible with newer device trees. This is not a real problem, however,
since that particular function doesn't work anyway. When the DIU is active,
the PIXIS is in "indirect mode", and so cannot be accessed as a memory-mapped
device.
Signed-off-by: Timur Tabi <timur@freescale.com>
Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
2011-09-15 12:04:13 -06:00
|
|
|
compatible = "fsl,p5020ds-fpga", "fsl,fpga-ngpixis";
|
|
|
|
reg = <3 0 0x30>;
|
2011-05-09 14:24:57 -06:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pci0: pcie@ffe200000 {
|
|
|
|
reg = <0xf 0xfe200000 0 0x1000>;
|
|
|
|
ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
|
|
|
|
0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
|
|
|
|
pcie@0 {
|
|
|
|
ranges = <0x02000000 0 0xe0000000
|
|
|
|
0x02000000 0 0xe0000000
|
|
|
|
0 0x20000000
|
|
|
|
|
|
|
|
0x01000000 0 0x00000000
|
|
|
|
0x01000000 0 0x00000000
|
|
|
|
0 0x00010000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pci1: pcie@ffe201000 {
|
|
|
|
reg = <0xf 0xfe201000 0 0x1000>;
|
|
|
|
ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
|
|
|
|
0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
|
|
|
|
pcie@0 {
|
|
|
|
ranges = <0x02000000 0 0xe0000000
|
|
|
|
0x02000000 0 0xe0000000
|
|
|
|
0 0x20000000
|
|
|
|
|
|
|
|
0x01000000 0 0x00000000
|
|
|
|
0x01000000 0 0x00000000
|
|
|
|
0 0x00010000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pci2: pcie@ffe202000 {
|
|
|
|
reg = <0xf 0xfe202000 0 0x1000>;
|
|
|
|
ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
|
|
|
|
0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
|
|
|
|
pcie@0 {
|
|
|
|
ranges = <0x02000000 0 0xe0000000
|
|
|
|
0x02000000 0 0xe0000000
|
|
|
|
0 0x20000000
|
|
|
|
|
|
|
|
0x01000000 0 0x00000000
|
|
|
|
0x01000000 0 0x00000000
|
|
|
|
0 0x00010000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pci3: pcie@ffe203000 {
|
|
|
|
reg = <0xf 0xfe203000 0 0x1000>;
|
|
|
|
ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
|
|
|
|
0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
|
|
|
|
pcie@0 {
|
|
|
|
ranges = <0x02000000 0 0xe0000000
|
|
|
|
0x02000000 0 0xe0000000
|
|
|
|
0 0x20000000
|
|
|
|
|
|
|
|
0x01000000 0 0x00000000
|
|
|
|
0x01000000 0 0x00000000
|
|
|
|
0 0x00010000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2011-11-07 09:22:36 -07:00
|
|
|
|
|
|
|
/include/ "fsl/p5020si-post.dtsi"
|