2012-06-13 11:01:28 -06:00
|
|
|
/*
|
|
|
|
* Marvell Armada 370 and Armada XP SoC IRQ handling
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Marvell
|
|
|
|
*
|
|
|
|
* Lior Amsalem <alior@marvell.com>
|
|
|
|
* Gregory CLEMENT <gregory.clement@free-electrons.com>
|
|
|
|
* Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
|
|
|
|
* Ben Dooks <ben.dooks@codethink.co.uk>
|
|
|
|
*
|
|
|
|
* This file is licensed under the terms of the GNU General Public
|
|
|
|
* License version 2. This program is licensed "as is" without any
|
|
|
|
* warranty of any kind, whether express or implied.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/of_address.h>
|
|
|
|
#include <linux/of_irq.h>
|
|
|
|
#include <linux/irqdomain.h>
|
|
|
|
#include <asm/mach/arch.h>
|
|
|
|
#include <asm/exception.h>
|
2012-08-02 02:19:12 -06:00
|
|
|
#include <asm/smp_plat.h>
|
2013-04-09 15:26:15 -06:00
|
|
|
#include <asm/mach/irq.h>
|
|
|
|
|
|
|
|
#include "irqchip.h"
|
2012-06-13 11:01:28 -06:00
|
|
|
|
|
|
|
/* Interrupt Controller Registers Map */
|
|
|
|
#define ARMADA_370_XP_INT_SET_MASK_OFFS (0x48)
|
|
|
|
#define ARMADA_370_XP_INT_CLEAR_MASK_OFFS (0x4C)
|
|
|
|
|
2012-06-04 10:50:12 -06:00
|
|
|
#define ARMADA_370_XP_INT_CONTROL (0x00)
|
2012-06-13 11:01:28 -06:00
|
|
|
#define ARMADA_370_XP_INT_SET_ENABLE_OFFS (0x30)
|
|
|
|
#define ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS (0x34)
|
2012-12-05 13:43:23 -07:00
|
|
|
#define ARMADA_370_XP_INT_SOURCE_CTL(irq) (0x100 + irq*4)
|
2012-06-13 11:01:28 -06:00
|
|
|
|
|
|
|
#define ARMADA_370_XP_CPU_INTACK_OFFS (0x44)
|
|
|
|
|
2012-08-02 02:19:12 -06:00
|
|
|
#define ARMADA_370_XP_SW_TRIG_INT_OFFS (0x4)
|
|
|
|
#define ARMADA_370_XP_IN_DRBEL_MSK_OFFS (0xc)
|
|
|
|
#define ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS (0x8)
|
|
|
|
|
2012-12-05 13:43:23 -07:00
|
|
|
#define ARMADA_370_XP_MAX_PER_CPU_IRQS (28)
|
|
|
|
|
2013-03-20 09:09:35 -06:00
|
|
|
#define ARMADA_370_XP_TIMER0_PER_CPU_IRQ (5)
|
|
|
|
|
2013-04-09 15:26:17 -06:00
|
|
|
#define IPI_DOORBELL_START (0)
|
|
|
|
#define IPI_DOORBELL_END (8)
|
|
|
|
#define IPI_DOORBELL_MASK 0xFF
|
2012-08-02 02:19:12 -06:00
|
|
|
|
2012-12-05 13:43:23 -07:00
|
|
|
static DEFINE_RAW_SPINLOCK(irq_controller_lock);
|
|
|
|
|
2012-06-13 11:01:28 -06:00
|
|
|
static void __iomem *per_cpu_int_base;
|
|
|
|
static void __iomem *main_int_base;
|
|
|
|
static struct irq_domain *armada_370_xp_mpic_domain;
|
|
|
|
|
2012-12-05 13:43:23 -07:00
|
|
|
/*
|
|
|
|
* In SMP mode:
|
|
|
|
* For shared global interrupts, mask/unmask global enable bit
|
2013-03-15 16:34:04 -06:00
|
|
|
* For CPU interrupts, mask/unmask the calling CPU's bit
|
2012-12-05 13:43:23 -07:00
|
|
|
*/
|
2012-06-13 11:01:28 -06:00
|
|
|
static void armada_370_xp_irq_mask(struct irq_data *d)
|
|
|
|
{
|
2012-12-05 13:43:23 -07:00
|
|
|
irq_hw_number_t hwirq = irqd_to_hwirq(d);
|
|
|
|
|
2013-03-20 09:09:35 -06:00
|
|
|
if (hwirq != ARMADA_370_XP_TIMER0_PER_CPU_IRQ)
|
2012-12-05 13:43:23 -07:00
|
|
|
writel(hwirq, main_int_base +
|
|
|
|
ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS);
|
|
|
|
else
|
|
|
|
writel(hwirq, per_cpu_int_base +
|
|
|
|
ARMADA_370_XP_INT_SET_MASK_OFFS);
|
2012-06-13 11:01:28 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
static void armada_370_xp_irq_unmask(struct irq_data *d)
|
|
|
|
{
|
2012-12-05 13:43:23 -07:00
|
|
|
irq_hw_number_t hwirq = irqd_to_hwirq(d);
|
|
|
|
|
2013-03-20 09:09:35 -06:00
|
|
|
if (hwirq != ARMADA_370_XP_TIMER0_PER_CPU_IRQ)
|
2012-12-05 13:43:23 -07:00
|
|
|
writel(hwirq, main_int_base +
|
|
|
|
ARMADA_370_XP_INT_SET_ENABLE_OFFS);
|
|
|
|
else
|
|
|
|
writel(hwirq, per_cpu_int_base +
|
|
|
|
ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
|
2012-06-13 11:01:28 -06:00
|
|
|
}
|
|
|
|
|
2012-08-02 02:19:12 -06:00
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
static int armada_xp_set_affinity(struct irq_data *d,
|
|
|
|
const struct cpumask *mask_val, bool force)
|
|
|
|
{
|
2012-12-05 13:43:23 -07:00
|
|
|
unsigned long reg;
|
|
|
|
unsigned long new_mask = 0;
|
|
|
|
unsigned long online_mask = 0;
|
|
|
|
unsigned long count = 0;
|
|
|
|
irq_hw_number_t hwirq = irqd_to_hwirq(d);
|
|
|
|
int cpu;
|
|
|
|
|
|
|
|
for_each_cpu(cpu, mask_val) {
|
|
|
|
new_mask |= 1 << cpu_logical_map(cpu);
|
|
|
|
count++;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Forbid mutlicore interrupt affinity
|
|
|
|
* This is required since the MPIC HW doesn't limit
|
|
|
|
* several CPUs from acknowledging the same interrupt.
|
|
|
|
*/
|
|
|
|
if (count > 1)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
for_each_cpu(cpu, cpu_online_mask)
|
|
|
|
online_mask |= 1 << cpu_logical_map(cpu);
|
|
|
|
|
|
|
|
raw_spin_lock(&irq_controller_lock);
|
|
|
|
|
|
|
|
reg = readl(main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
|
|
|
|
reg = (reg & (~online_mask)) | new_mask;
|
|
|
|
writel(reg, main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
|
|
|
|
|
|
|
|
raw_spin_unlock(&irq_controller_lock);
|
|
|
|
|
2012-08-02 02:19:12 -06:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-06-13 11:01:28 -06:00
|
|
|
static struct irq_chip armada_370_xp_irq_chip = {
|
|
|
|
.name = "armada_370_xp_irq",
|
|
|
|
.irq_mask = armada_370_xp_irq_mask,
|
|
|
|
.irq_mask_ack = armada_370_xp_irq_mask,
|
|
|
|
.irq_unmask = armada_370_xp_irq_unmask,
|
2012-08-02 02:19:12 -06:00
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
.irq_set_affinity = armada_xp_set_affinity,
|
|
|
|
#endif
|
2012-06-13 11:01:28 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
static int armada_370_xp_mpic_irq_map(struct irq_domain *h,
|
|
|
|
unsigned int virq, irq_hw_number_t hw)
|
|
|
|
{
|
|
|
|
armada_370_xp_irq_mask(irq_get_irq_data(virq));
|
2013-04-05 06:32:52 -06:00
|
|
|
if (hw != ARMADA_370_XP_TIMER0_PER_CPU_IRQ)
|
|
|
|
writel(hw, per_cpu_int_base +
|
|
|
|
ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
|
|
|
|
else
|
|
|
|
writel(hw, main_int_base + ARMADA_370_XP_INT_SET_ENABLE_OFFS);
|
2012-06-13 11:01:28 -06:00
|
|
|
irq_set_status_flags(virq, IRQ_LEVEL);
|
2013-01-25 10:32:41 -07:00
|
|
|
|
2013-03-20 09:09:35 -06:00
|
|
|
if (hw == ARMADA_370_XP_TIMER0_PER_CPU_IRQ) {
|
2013-01-25 10:32:41 -07:00
|
|
|
irq_set_percpu_devid(virq);
|
|
|
|
irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
|
|
|
|
handle_percpu_devid_irq);
|
|
|
|
|
|
|
|
} else {
|
|
|
|
irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
|
|
|
|
handle_level_irq);
|
|
|
|
}
|
2012-06-13 11:01:28 -06:00
|
|
|
set_irq_flags(virq, IRQF_VALID | IRQF_PROBE);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-08-02 02:19:12 -06:00
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
void armada_mpic_send_doorbell(const struct cpumask *mask, unsigned int irq)
|
|
|
|
{
|
|
|
|
int cpu;
|
|
|
|
unsigned long map = 0;
|
|
|
|
|
|
|
|
/* Convert our logical CPU mask into a physical one. */
|
|
|
|
for_each_cpu(cpu, mask)
|
|
|
|
map |= 1 << cpu_logical_map(cpu);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Ensure that stores to Normal memory are visible to the
|
|
|
|
* other CPUs before issuing the IPI.
|
|
|
|
*/
|
|
|
|
dsb();
|
|
|
|
|
|
|
|
/* submit softirq */
|
|
|
|
writel((map << 8) | irq, main_int_base +
|
|
|
|
ARMADA_370_XP_SW_TRIG_INT_OFFS);
|
|
|
|
}
|
|
|
|
|
|
|
|
void armada_xp_mpic_smp_cpu_init(void)
|
|
|
|
{
|
|
|
|
/* Clear pending IPIs */
|
|
|
|
writel(0, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
|
|
|
|
|
|
|
|
/* Enable first 8 IPIs */
|
2013-04-09 15:26:17 -06:00
|
|
|
writel(IPI_DOORBELL_MASK, per_cpu_int_base +
|
2012-08-02 02:19:12 -06:00
|
|
|
ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
|
|
|
|
|
|
|
|
/* Unmask IPI interrupt */
|
|
|
|
writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_SMP */
|
|
|
|
|
2012-06-13 11:01:28 -06:00
|
|
|
static struct irq_domain_ops armada_370_xp_mpic_irq_ops = {
|
|
|
|
.map = armada_370_xp_mpic_irq_map,
|
|
|
|
.xlate = irq_domain_xlate_onecell,
|
|
|
|
};
|
|
|
|
|
2013-04-09 15:26:15 -06:00
|
|
|
static asmlinkage void __exception_irq_entry
|
|
|
|
armada_370_xp_handle_irq(struct pt_regs *regs)
|
2012-06-13 11:01:28 -06:00
|
|
|
{
|
|
|
|
u32 irqstat, irqnr;
|
|
|
|
|
|
|
|
do {
|
|
|
|
irqstat = readl_relaxed(per_cpu_int_base +
|
|
|
|
ARMADA_370_XP_CPU_INTACK_OFFS);
|
|
|
|
irqnr = irqstat & 0x3FF;
|
|
|
|
|
2012-08-02 02:19:12 -06:00
|
|
|
if (irqnr > 1022)
|
|
|
|
break;
|
|
|
|
|
2013-01-25 10:32:41 -07:00
|
|
|
if (irqnr > 0) {
|
2012-08-02 02:19:12 -06:00
|
|
|
irqnr = irq_find_mapping(armada_370_xp_mpic_domain,
|
|
|
|
irqnr);
|
2012-06-13 11:01:28 -06:00
|
|
|
handle_IRQ(irqnr, regs);
|
|
|
|
continue;
|
|
|
|
}
|
2012-08-02 02:19:12 -06:00
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
/* IPI Handling */
|
|
|
|
if (irqnr == 0) {
|
|
|
|
u32 ipimask, ipinr;
|
|
|
|
|
|
|
|
ipimask = readl_relaxed(per_cpu_int_base +
|
|
|
|
ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS)
|
2013-04-09 15:26:17 -06:00
|
|
|
& IPI_DOORBELL_MASK;
|
2012-08-02 02:19:12 -06:00
|
|
|
|
2013-04-09 15:26:17 -06:00
|
|
|
writel(~IPI_DOORBELL_MASK, per_cpu_int_base +
|
2012-08-02 02:19:12 -06:00
|
|
|
ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
|
|
|
|
|
|
|
|
/* Handle all pending doorbells */
|
2013-04-09 15:26:17 -06:00
|
|
|
for (ipinr = IPI_DOORBELL_START;
|
|
|
|
ipinr < IPI_DOORBELL_END; ipinr++) {
|
2012-08-02 02:19:12 -06:00
|
|
|
if (ipimask & (0x1 << ipinr))
|
|
|
|
handle_IPI(ipinr, regs);
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
#endif
|
2012-06-13 11:01:28 -06:00
|
|
|
|
|
|
|
} while (1);
|
|
|
|
}
|
|
|
|
|
2013-04-09 15:26:16 -06:00
|
|
|
static int __init armada_370_xp_mpic_of_init(struct device_node *node,
|
|
|
|
struct device_node *parent)
|
2012-06-13 11:01:28 -06:00
|
|
|
{
|
2013-04-09 15:26:16 -06:00
|
|
|
u32 control;
|
|
|
|
|
|
|
|
main_int_base = of_iomap(node, 0);
|
|
|
|
per_cpu_int_base = of_iomap(node, 1);
|
|
|
|
|
|
|
|
BUG_ON(!main_int_base);
|
|
|
|
BUG_ON(!per_cpu_int_base);
|
|
|
|
|
|
|
|
control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL);
|
|
|
|
|
|
|
|
armada_370_xp_mpic_domain =
|
|
|
|
irq_domain_add_linear(node, (control >> 2) & 0x3ff,
|
|
|
|
&armada_370_xp_mpic_irq_ops, NULL);
|
|
|
|
|
|
|
|
if (!armada_370_xp_mpic_domain)
|
|
|
|
panic("Unable to add Armada_370_Xp MPIC irq domain (DT)\n");
|
|
|
|
|
|
|
|
irq_set_default_host(armada_370_xp_mpic_domain);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
armada_xp_mpic_smp_cpu_init();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Set the default affinity from all CPUs to the boot cpu.
|
|
|
|
* This is required since the MPIC doesn't limit several CPUs
|
|
|
|
* from acknowledging the same interrupt.
|
|
|
|
*/
|
|
|
|
cpumask_clear(irq_default_affinity);
|
|
|
|
cpumask_set_cpu(smp_processor_id(), irq_default_affinity);
|
|
|
|
|
2012-09-26 10:02:48 -06:00
|
|
|
#endif
|
2013-04-09 15:26:16 -06:00
|
|
|
|
|
|
|
set_handle_irq(armada_370_xp_handle_irq);
|
|
|
|
|
|
|
|
return 0;
|
2012-06-13 11:01:28 -06:00
|
|
|
}
|
2013-04-09 15:26:16 -06:00
|
|
|
|
2013-04-09 15:26:15 -06:00
|
|
|
IRQCHIP_DECLARE(armada_370_xp_mpic, "marvell,mpic", armada_370_xp_mpic_of_init);
|