2011-01-04 13:28:14 -07:00
|
|
|
/*
|
|
|
|
* Atheros AR71XX/AR724X/AR913X SoC register definitions
|
|
|
|
*
|
2012-03-14 03:45:19 -06:00
|
|
|
* Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
|
2011-01-04 13:28:14 -07:00
|
|
|
* Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
|
|
|
|
* Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
|
|
|
|
*
|
2012-03-14 03:45:19 -06:00
|
|
|
* Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
|
2011-01-04 13:28:14 -07:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published
|
|
|
|
* by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ASM_MACH_AR71XX_REGS_H
|
|
|
|
#define __ASM_MACH_AR71XX_REGS_H
|
|
|
|
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/bitops.h>
|
|
|
|
|
|
|
|
#define AR71XX_APB_BASE 0x18000000
|
2011-06-05 15:38:46 -06:00
|
|
|
#define AR71XX_EHCI_BASE 0x1b000000
|
|
|
|
#define AR71XX_EHCI_SIZE 0x1000
|
|
|
|
#define AR71XX_OHCI_BASE 0x1c000000
|
|
|
|
#define AR71XX_OHCI_SIZE 0x1000
|
2011-01-04 13:28:23 -07:00
|
|
|
#define AR71XX_SPI_BASE 0x1f000000
|
|
|
|
#define AR71XX_SPI_SIZE 0x01000000
|
2011-01-04 13:28:14 -07:00
|
|
|
|
|
|
|
#define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
|
|
|
|
#define AR71XX_DDR_CTRL_SIZE 0x100
|
|
|
|
#define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
|
|
|
|
#define AR71XX_UART_SIZE 0x100
|
2011-06-05 15:38:46 -06:00
|
|
|
#define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
|
|
|
|
#define AR71XX_USB_CTRL_SIZE 0x100
|
2011-01-04 13:28:15 -07:00
|
|
|
#define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
|
|
|
|
#define AR71XX_GPIO_SIZE 0x100
|
2011-01-04 13:28:14 -07:00
|
|
|
#define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
|
|
|
|
#define AR71XX_PLL_SIZE 0x100
|
|
|
|
#define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
|
|
|
|
#define AR71XX_RESET_SIZE 0x100
|
|
|
|
|
2011-06-05 15:38:46 -06:00
|
|
|
#define AR7240_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
|
|
|
|
#define AR7240_USB_CTRL_SIZE 0x100
|
|
|
|
#define AR7240_OHCI_BASE 0x1b000000
|
|
|
|
#define AR7240_OHCI_SIZE 0x1000
|
|
|
|
|
|
|
|
#define AR724X_EHCI_BASE 0x1b000000
|
|
|
|
#define AR724X_EHCI_SIZE 0x1000
|
|
|
|
|
|
|
|
#define AR913X_EHCI_BASE 0x1b000000
|
|
|
|
#define AR913X_EHCI_SIZE 0x1000
|
2011-01-04 13:28:29 -07:00
|
|
|
#define AR913X_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
|
|
|
|
#define AR913X_WMAC_SIZE 0x30000
|
|
|
|
|
2011-06-20 13:26:03 -06:00
|
|
|
#define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000)
|
|
|
|
#define AR933X_UART_SIZE 0x14
|
2011-11-17 17:17:53 -07:00
|
|
|
#define AR933X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
|
|
|
|
#define AR933X_WMAC_SIZE 0x20000
|
2011-06-20 13:26:10 -06:00
|
|
|
#define AR933X_EHCI_BASE 0x1b000000
|
|
|
|
#define AR933X_EHCI_SIZE 0x1000
|
|
|
|
|
2012-03-14 03:45:28 -06:00
|
|
|
#define AR934X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
|
|
|
|
#define AR934X_WMAC_SIZE 0x20000
|
|
|
|
|
2011-01-04 13:28:14 -07:00
|
|
|
/*
|
|
|
|
* DDR_CTRL block
|
|
|
|
*/
|
|
|
|
#define AR71XX_DDR_REG_PCI_WIN0 0x7c
|
|
|
|
#define AR71XX_DDR_REG_PCI_WIN1 0x80
|
|
|
|
#define AR71XX_DDR_REG_PCI_WIN2 0x84
|
|
|
|
#define AR71XX_DDR_REG_PCI_WIN3 0x88
|
|
|
|
#define AR71XX_DDR_REG_PCI_WIN4 0x8c
|
|
|
|
#define AR71XX_DDR_REG_PCI_WIN5 0x90
|
|
|
|
#define AR71XX_DDR_REG_PCI_WIN6 0x94
|
|
|
|
#define AR71XX_DDR_REG_PCI_WIN7 0x98
|
|
|
|
#define AR71XX_DDR_REG_FLUSH_GE0 0x9c
|
|
|
|
#define AR71XX_DDR_REG_FLUSH_GE1 0xa0
|
|
|
|
#define AR71XX_DDR_REG_FLUSH_USB 0xa4
|
|
|
|
#define AR71XX_DDR_REG_FLUSH_PCI 0xa8
|
|
|
|
|
|
|
|
#define AR724X_DDR_REG_FLUSH_GE0 0x7c
|
|
|
|
#define AR724X_DDR_REG_FLUSH_GE1 0x80
|
|
|
|
#define AR724X_DDR_REG_FLUSH_USB 0x84
|
|
|
|
#define AR724X_DDR_REG_FLUSH_PCIE 0x88
|
|
|
|
|
|
|
|
#define AR913X_DDR_REG_FLUSH_GE0 0x7c
|
|
|
|
#define AR913X_DDR_REG_FLUSH_GE1 0x80
|
|
|
|
#define AR913X_DDR_REG_FLUSH_USB 0x84
|
|
|
|
#define AR913X_DDR_REG_FLUSH_WMAC 0x88
|
|
|
|
|
2011-06-20 13:26:06 -06:00
|
|
|
#define AR933X_DDR_REG_FLUSH_GE0 0x7c
|
|
|
|
#define AR933X_DDR_REG_FLUSH_GE1 0x80
|
|
|
|
#define AR933X_DDR_REG_FLUSH_USB 0x84
|
|
|
|
#define AR933X_DDR_REG_FLUSH_WMAC 0x88
|
|
|
|
|
2012-03-14 03:45:25 -06:00
|
|
|
#define AR934X_DDR_REG_FLUSH_GE0 0x9c
|
|
|
|
#define AR934X_DDR_REG_FLUSH_GE1 0xa0
|
|
|
|
#define AR934X_DDR_REG_FLUSH_USB 0xa4
|
|
|
|
#define AR934X_DDR_REG_FLUSH_PCIE 0xa8
|
|
|
|
#define AR934X_DDR_REG_FLUSH_WMAC 0xac
|
|
|
|
|
2011-01-04 13:28:14 -07:00
|
|
|
/*
|
|
|
|
* PLL block
|
|
|
|
*/
|
|
|
|
#define AR71XX_PLL_REG_CPU_CONFIG 0x00
|
|
|
|
#define AR71XX_PLL_REG_SEC_CONFIG 0x04
|
|
|
|
#define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
|
|
|
|
#define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
|
|
|
|
|
|
|
|
#define AR71XX_PLL_DIV_SHIFT 3
|
|
|
|
#define AR71XX_PLL_DIV_MASK 0x1f
|
|
|
|
#define AR71XX_CPU_DIV_SHIFT 16
|
|
|
|
#define AR71XX_CPU_DIV_MASK 0x3
|
|
|
|
#define AR71XX_DDR_DIV_SHIFT 18
|
|
|
|
#define AR71XX_DDR_DIV_MASK 0x3
|
|
|
|
#define AR71XX_AHB_DIV_SHIFT 20
|
|
|
|
#define AR71XX_AHB_DIV_MASK 0x7
|
|
|
|
|
|
|
|
#define AR724X_PLL_REG_CPU_CONFIG 0x00
|
|
|
|
#define AR724X_PLL_REG_PCIE_CONFIG 0x18
|
|
|
|
|
|
|
|
#define AR724X_PLL_DIV_SHIFT 0
|
|
|
|
#define AR724X_PLL_DIV_MASK 0x3ff
|
|
|
|
#define AR724X_PLL_REF_DIV_SHIFT 10
|
|
|
|
#define AR724X_PLL_REF_DIV_MASK 0xf
|
|
|
|
#define AR724X_AHB_DIV_SHIFT 19
|
|
|
|
#define AR724X_AHB_DIV_MASK 0x1
|
|
|
|
#define AR724X_DDR_DIV_SHIFT 22
|
|
|
|
#define AR724X_DDR_DIV_MASK 0x3
|
|
|
|
|
|
|
|
#define AR913X_PLL_REG_CPU_CONFIG 0x00
|
|
|
|
#define AR913X_PLL_REG_ETH_CONFIG 0x04
|
|
|
|
#define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14
|
|
|
|
#define AR913X_PLL_REG_ETH1_INT_CLOCK 0x18
|
|
|
|
|
|
|
|
#define AR913X_PLL_DIV_SHIFT 0
|
|
|
|
#define AR913X_PLL_DIV_MASK 0x3ff
|
|
|
|
#define AR913X_DDR_DIV_SHIFT 22
|
|
|
|
#define AR913X_DDR_DIV_MASK 0x3
|
|
|
|
#define AR913X_AHB_DIV_SHIFT 19
|
|
|
|
#define AR913X_AHB_DIV_MASK 0x1
|
|
|
|
|
2011-06-20 13:26:04 -06:00
|
|
|
#define AR933X_PLL_CPU_CONFIG_REG 0x00
|
|
|
|
#define AR933X_PLL_CLOCK_CTRL_REG 0x08
|
|
|
|
|
|
|
|
#define AR933X_PLL_CPU_CONFIG_NINT_SHIFT 10
|
|
|
|
#define AR933X_PLL_CPU_CONFIG_NINT_MASK 0x3f
|
|
|
|
#define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT 16
|
|
|
|
#define AR933X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
|
|
|
|
#define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT 23
|
|
|
|
#define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK 0x7
|
|
|
|
|
|
|
|
#define AR933X_PLL_CLOCK_CTRL_BYPASS BIT(2)
|
|
|
|
#define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT 5
|
|
|
|
#define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK 0x3
|
|
|
|
#define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT 10
|
|
|
|
#define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK 0x3
|
|
|
|
#define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT 15
|
|
|
|
#define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK 0x7
|
|
|
|
|
2012-03-14 03:45:22 -06:00
|
|
|
#define AR934X_PLL_CPU_CONFIG_REG 0x00
|
|
|
|
#define AR934X_PLL_DDR_CONFIG_REG 0x04
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_REG 0x08
|
|
|
|
|
|
|
|
#define AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
|
|
|
|
#define AR934X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
|
|
|
|
#define AR934X_PLL_CPU_CONFIG_NINT_SHIFT 6
|
|
|
|
#define AR934X_PLL_CPU_CONFIG_NINT_MASK 0x3f
|
|
|
|
#define AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT 12
|
|
|
|
#define AR934X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
|
|
|
|
#define AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19
|
|
|
|
#define AR934X_PLL_CPU_CONFIG_OUTDIV_MASK 0x3
|
|
|
|
|
|
|
|
#define AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT 0
|
|
|
|
#define AR934X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff
|
|
|
|
#define AR934X_PLL_DDR_CONFIG_NINT_SHIFT 10
|
|
|
|
#define AR934X_PLL_DDR_CONFIG_NINT_MASK 0x3f
|
|
|
|
#define AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT 16
|
|
|
|
#define AR934X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f
|
|
|
|
#define AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23
|
|
|
|
#define AR934X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7
|
|
|
|
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS BIT(2)
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS BIT(3)
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS BIT(4)
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT 5
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK 0x1f
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT 10
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK 0x1f
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT 15
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK 0x1f
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20)
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
|
|
|
|
#define AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
|
|
|
|
|
2011-06-05 15:38:46 -06:00
|
|
|
/*
|
|
|
|
* USB_CONFIG block
|
|
|
|
*/
|
|
|
|
#define AR71XX_USB_CTRL_REG_FLADJ 0x00
|
|
|
|
#define AR71XX_USB_CTRL_REG_CONFIG 0x04
|
|
|
|
|
2011-01-04 13:28:14 -07:00
|
|
|
/*
|
|
|
|
* RESET block
|
|
|
|
*/
|
|
|
|
#define AR71XX_RESET_REG_TIMER 0x00
|
|
|
|
#define AR71XX_RESET_REG_TIMER_RELOAD 0x04
|
|
|
|
#define AR71XX_RESET_REG_WDOG_CTRL 0x08
|
|
|
|
#define AR71XX_RESET_REG_WDOG 0x0c
|
|
|
|
#define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
|
|
|
|
#define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
|
|
|
|
#define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
|
|
|
|
#define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
|
|
|
|
#define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
|
|
|
|
#define AR71XX_RESET_REG_RESET_MODULE 0x24
|
|
|
|
#define AR71XX_RESET_REG_PERFC_CTRL 0x2c
|
|
|
|
#define AR71XX_RESET_REG_PERFC0 0x30
|
|
|
|
#define AR71XX_RESET_REG_PERFC1 0x34
|
|
|
|
#define AR71XX_RESET_REG_REV_ID 0x90
|
|
|
|
|
|
|
|
#define AR913X_RESET_REG_GLOBAL_INT_STATUS 0x18
|
|
|
|
#define AR913X_RESET_REG_RESET_MODULE 0x1c
|
|
|
|
#define AR913X_RESET_REG_PERF_CTRL 0x20
|
|
|
|
#define AR913X_RESET_REG_PERFC0 0x24
|
|
|
|
#define AR913X_RESET_REG_PERFC1 0x28
|
|
|
|
|
|
|
|
#define AR724X_RESET_REG_RESET_MODULE 0x1c
|
|
|
|
|
2011-06-20 13:26:05 -06:00
|
|
|
#define AR933X_RESET_REG_RESET_MODULE 0x1c
|
2011-06-20 13:26:04 -06:00
|
|
|
#define AR933X_RESET_REG_BOOTSTRAP 0xac
|
|
|
|
|
2012-03-14 03:45:26 -06:00
|
|
|
#define AR934X_RESET_REG_RESET_MODULE 0x1c
|
2012-03-14 03:45:22 -06:00
|
|
|
#define AR934X_RESET_REG_BOOTSTRAP 0xb0
|
2012-03-14 03:45:25 -06:00
|
|
|
#define AR934X_RESET_REG_PCIE_WMAC_INT_STATUS 0xac
|
2012-03-14 03:45:22 -06:00
|
|
|
|
2011-06-05 15:38:45 -06:00
|
|
|
#define MISC_INT_ETHSW BIT(12)
|
|
|
|
#define MISC_INT_TIMER4 BIT(10)
|
|
|
|
#define MISC_INT_TIMER3 BIT(9)
|
|
|
|
#define MISC_INT_TIMER2 BIT(8)
|
2011-01-04 13:28:14 -07:00
|
|
|
#define MISC_INT_DMA BIT(7)
|
|
|
|
#define MISC_INT_OHCI BIT(6)
|
|
|
|
#define MISC_INT_PERFC BIT(5)
|
|
|
|
#define MISC_INT_WDOG BIT(4)
|
|
|
|
#define MISC_INT_UART BIT(3)
|
|
|
|
#define MISC_INT_GPIO BIT(2)
|
|
|
|
#define MISC_INT_ERROR BIT(1)
|
|
|
|
#define MISC_INT_TIMER BIT(0)
|
|
|
|
|
|
|
|
#define AR71XX_RESET_EXTERNAL BIT(28)
|
|
|
|
#define AR71XX_RESET_FULL_CHIP BIT(24)
|
|
|
|
#define AR71XX_RESET_CPU_NMI BIT(21)
|
|
|
|
#define AR71XX_RESET_CPU_COLD BIT(20)
|
|
|
|
#define AR71XX_RESET_DMA BIT(19)
|
|
|
|
#define AR71XX_RESET_SLIC BIT(18)
|
|
|
|
#define AR71XX_RESET_STEREO BIT(17)
|
|
|
|
#define AR71XX_RESET_DDR BIT(16)
|
|
|
|
#define AR71XX_RESET_GE1_MAC BIT(13)
|
|
|
|
#define AR71XX_RESET_GE1_PHY BIT(12)
|
|
|
|
#define AR71XX_RESET_USBSUS_OVERRIDE BIT(10)
|
|
|
|
#define AR71XX_RESET_GE0_MAC BIT(9)
|
|
|
|
#define AR71XX_RESET_GE0_PHY BIT(8)
|
|
|
|
#define AR71XX_RESET_USB_OHCI_DLL BIT(6)
|
|
|
|
#define AR71XX_RESET_USB_HOST BIT(5)
|
|
|
|
#define AR71XX_RESET_USB_PHY BIT(4)
|
|
|
|
#define AR71XX_RESET_PCI_BUS BIT(1)
|
|
|
|
#define AR71XX_RESET_PCI_CORE BIT(0)
|
|
|
|
|
2011-06-05 15:38:46 -06:00
|
|
|
#define AR7240_RESET_USB_HOST BIT(5)
|
|
|
|
#define AR7240_RESET_OHCI_DLL BIT(3)
|
|
|
|
|
2011-01-04 13:28:14 -07:00
|
|
|
#define AR724X_RESET_GE1_MDIO BIT(23)
|
|
|
|
#define AR724X_RESET_GE0_MDIO BIT(22)
|
|
|
|
#define AR724X_RESET_PCIE_PHY_SERIAL BIT(10)
|
|
|
|
#define AR724X_RESET_PCIE_PHY BIT(7)
|
|
|
|
#define AR724X_RESET_PCIE BIT(6)
|
2011-06-05 15:38:46 -06:00
|
|
|
#define AR724X_RESET_USB_HOST BIT(5)
|
|
|
|
#define AR724X_RESET_USB_PHY BIT(4)
|
|
|
|
#define AR724X_RESET_USBSUS_OVERRIDE BIT(3)
|
2011-01-04 13:28:14 -07:00
|
|
|
|
|
|
|
#define AR913X_RESET_AMBA2WMAC BIT(22)
|
2011-06-05 15:38:46 -06:00
|
|
|
#define AR913X_RESET_USBSUS_OVERRIDE BIT(10)
|
|
|
|
#define AR913X_RESET_USB_HOST BIT(5)
|
|
|
|
#define AR913X_RESET_USB_PHY BIT(4)
|
2011-01-04 13:28:14 -07:00
|
|
|
|
2011-11-17 17:17:53 -07:00
|
|
|
#define AR933X_RESET_WMAC BIT(11)
|
2011-06-20 13:26:10 -06:00
|
|
|
#define AR933X_RESET_USB_HOST BIT(5)
|
|
|
|
#define AR933X_RESET_USB_PHY BIT(4)
|
|
|
|
#define AR933X_RESET_USBSUS_OVERRIDE BIT(3)
|
|
|
|
|
2011-06-20 13:26:04 -06:00
|
|
|
#define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0)
|
|
|
|
|
2012-03-14 03:45:22 -06:00
|
|
|
#define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23)
|
|
|
|
#define AR934X_BOOTSTRAP_SW_OPTION7 BIT(22)
|
|
|
|
#define AR934X_BOOTSTRAP_SW_OPTION6 BIT(21)
|
|
|
|
#define AR934X_BOOTSTRAP_SW_OPTION5 BIT(20)
|
|
|
|
#define AR934X_BOOTSTRAP_SW_OPTION4 BIT(19)
|
|
|
|
#define AR934X_BOOTSTRAP_SW_OPTION3 BIT(18)
|
|
|
|
#define AR934X_BOOTSTRAP_SW_OPTION2 BIT(17)
|
|
|
|
#define AR934X_BOOTSTRAP_SW_OPTION1 BIT(16)
|
|
|
|
#define AR934X_BOOTSTRAP_USB_MODE_DEVICE BIT(7)
|
|
|
|
#define AR934X_BOOTSTRAP_PCIE_RC BIT(6)
|
|
|
|
#define AR934X_BOOTSTRAP_EJTAG_MODE BIT(5)
|
|
|
|
#define AR934X_BOOTSTRAP_REF_CLK_40 BIT(4)
|
|
|
|
#define AR934X_BOOTSTRAP_BOOT_FROM_SPI BIT(2)
|
|
|
|
#define AR934X_BOOTSTRAP_SDRAM_DISABLED BIT(1)
|
|
|
|
#define AR934X_BOOTSTRAP_DDR1 BIT(0)
|
|
|
|
|
2012-03-14 03:45:25 -06:00
|
|
|
#define AR934X_PCIE_WMAC_INT_WMAC_MISC BIT(0)
|
|
|
|
#define AR934X_PCIE_WMAC_INT_WMAC_TX BIT(1)
|
|
|
|
#define AR934X_PCIE_WMAC_INT_WMAC_RXLP BIT(2)
|
|
|
|
#define AR934X_PCIE_WMAC_INT_WMAC_RXHP BIT(3)
|
|
|
|
#define AR934X_PCIE_WMAC_INT_PCIE_RC BIT(4)
|
|
|
|
#define AR934X_PCIE_WMAC_INT_PCIE_RC0 BIT(5)
|
|
|
|
#define AR934X_PCIE_WMAC_INT_PCIE_RC1 BIT(6)
|
|
|
|
#define AR934X_PCIE_WMAC_INT_PCIE_RC2 BIT(7)
|
|
|
|
#define AR934X_PCIE_WMAC_INT_PCIE_RC3 BIT(8)
|
|
|
|
#define AR934X_PCIE_WMAC_INT_WMAC_ALL \
|
|
|
|
(AR934X_PCIE_WMAC_INT_WMAC_MISC | AR934X_PCIE_WMAC_INT_WMAC_TX | \
|
|
|
|
AR934X_PCIE_WMAC_INT_WMAC_RXLP | AR934X_PCIE_WMAC_INT_WMAC_RXHP)
|
|
|
|
|
|
|
|
#define AR934X_PCIE_WMAC_INT_PCIE_ALL \
|
|
|
|
(AR934X_PCIE_WMAC_INT_PCIE_RC | AR934X_PCIE_WMAC_INT_PCIE_RC0 | \
|
|
|
|
AR934X_PCIE_WMAC_INT_PCIE_RC1 | AR934X_PCIE_WMAC_INT_PCIE_RC2 | \
|
|
|
|
AR934X_PCIE_WMAC_INT_PCIE_RC3)
|
|
|
|
|
2011-01-04 13:28:14 -07:00
|
|
|
#define REV_ID_MAJOR_MASK 0xfff0
|
|
|
|
#define REV_ID_MAJOR_AR71XX 0x00a0
|
|
|
|
#define REV_ID_MAJOR_AR913X 0x00b0
|
|
|
|
#define REV_ID_MAJOR_AR7240 0x00c0
|
|
|
|
#define REV_ID_MAJOR_AR7241 0x0100
|
|
|
|
#define REV_ID_MAJOR_AR7242 0x1100
|
2011-06-23 10:13:14 -06:00
|
|
|
#define REV_ID_MAJOR_AR9330 0x0110
|
|
|
|
#define REV_ID_MAJOR_AR9331 0x1110
|
2012-03-14 03:45:19 -06:00
|
|
|
#define REV_ID_MAJOR_AR9341 0x0120
|
|
|
|
#define REV_ID_MAJOR_AR9342 0x1120
|
|
|
|
#define REV_ID_MAJOR_AR9344 0x2120
|
2011-01-04 13:28:14 -07:00
|
|
|
|
|
|
|
#define AR71XX_REV_ID_MINOR_MASK 0x3
|
|
|
|
#define AR71XX_REV_ID_MINOR_AR7130 0x0
|
|
|
|
#define AR71XX_REV_ID_MINOR_AR7141 0x1
|
|
|
|
#define AR71XX_REV_ID_MINOR_AR7161 0x2
|
|
|
|
#define AR71XX_REV_ID_REVISION_MASK 0x3
|
|
|
|
#define AR71XX_REV_ID_REVISION_SHIFT 2
|
|
|
|
|
|
|
|
#define AR913X_REV_ID_MINOR_MASK 0x3
|
|
|
|
#define AR913X_REV_ID_MINOR_AR9130 0x0
|
|
|
|
#define AR913X_REV_ID_MINOR_AR9132 0x1
|
|
|
|
#define AR913X_REV_ID_REVISION_MASK 0x3
|
|
|
|
#define AR913X_REV_ID_REVISION_SHIFT 2
|
|
|
|
|
2011-06-23 10:13:14 -06:00
|
|
|
#define AR933X_REV_ID_REVISION_MASK 0x3
|
|
|
|
|
2011-01-04 13:28:14 -07:00
|
|
|
#define AR724X_REV_ID_REVISION_MASK 0x3
|
|
|
|
|
2012-03-14 03:45:21 -06:00
|
|
|
#define AR934X_REV_ID_REVISION_MASK 0xf
|
|
|
|
|
2011-01-04 13:28:14 -07:00
|
|
|
/*
|
|
|
|
* SPI block
|
|
|
|
*/
|
|
|
|
#define AR71XX_SPI_REG_FS 0x00 /* Function Select */
|
|
|
|
#define AR71XX_SPI_REG_CTRL 0x04 /* SPI Control */
|
|
|
|
#define AR71XX_SPI_REG_IOC 0x08 /* SPI I/O Control */
|
|
|
|
#define AR71XX_SPI_REG_RDS 0x0c /* Read Data Shift */
|
|
|
|
|
|
|
|
#define AR71XX_SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
|
|
|
|
|
|
|
|
#define AR71XX_SPI_CTRL_RD BIT(6) /* Remap Disable */
|
|
|
|
#define AR71XX_SPI_CTRL_DIV_MASK 0x3f
|
|
|
|
|
|
|
|
#define AR71XX_SPI_IOC_DO BIT(0) /* Data Out pin */
|
|
|
|
#define AR71XX_SPI_IOC_CLK BIT(8) /* CLK pin */
|
|
|
|
#define AR71XX_SPI_IOC_CS(n) BIT(16 + (n))
|
|
|
|
#define AR71XX_SPI_IOC_CS0 AR71XX_SPI_IOC_CS(0)
|
|
|
|
#define AR71XX_SPI_IOC_CS1 AR71XX_SPI_IOC_CS(1)
|
|
|
|
#define AR71XX_SPI_IOC_CS2 AR71XX_SPI_IOC_CS(2)
|
|
|
|
#define AR71XX_SPI_IOC_CS_ALL (AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \
|
|
|
|
AR71XX_SPI_IOC_CS2)
|
|
|
|
|
2011-01-04 13:28:15 -07:00
|
|
|
/*
|
|
|
|
* GPIO block
|
|
|
|
*/
|
|
|
|
#define AR71XX_GPIO_REG_OE 0x00
|
|
|
|
#define AR71XX_GPIO_REG_IN 0x04
|
|
|
|
#define AR71XX_GPIO_REG_OUT 0x08
|
|
|
|
#define AR71XX_GPIO_REG_SET 0x0c
|
|
|
|
#define AR71XX_GPIO_REG_CLEAR 0x10
|
|
|
|
#define AR71XX_GPIO_REG_INT_MODE 0x14
|
|
|
|
#define AR71XX_GPIO_REG_INT_TYPE 0x18
|
|
|
|
#define AR71XX_GPIO_REG_INT_POLARITY 0x1c
|
|
|
|
#define AR71XX_GPIO_REG_INT_PENDING 0x20
|
|
|
|
#define AR71XX_GPIO_REG_INT_ENABLE 0x24
|
|
|
|
#define AR71XX_GPIO_REG_FUNC 0x28
|
|
|
|
|
|
|
|
#define AR71XX_GPIO_COUNT 16
|
|
|
|
#define AR724X_GPIO_COUNT 18
|
|
|
|
#define AR913X_GPIO_COUNT 22
|
2011-06-20 13:26:07 -06:00
|
|
|
#define AR933X_GPIO_COUNT 30
|
2012-03-14 03:45:23 -06:00
|
|
|
#define AR934X_GPIO_COUNT 23
|
2011-01-04 13:28:15 -07:00
|
|
|
|
2011-01-04 13:28:14 -07:00
|
|
|
#endif /* __ASM_MACH_AR71XX_REGS_H */
|