2007-10-03 14:09:15 -06:00
|
|
|
/*
|
|
|
|
* MPC8610 HPCD Device Tree Source
|
|
|
|
*
|
2008-01-18 08:24:53 -07:00
|
|
|
* Copyright 2007-2008 Freescale Semiconductor Inc.
|
2007-10-03 14:09:15 -06:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License Version 2 as published
|
|
|
|
* by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
2008-01-25 15:31:01 -07:00
|
|
|
/dts-v1/;
|
2007-10-03 14:09:15 -06:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "MPC8610HPCD";
|
|
|
|
compatible = "fsl,MPC8610HPCD";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
2007-12-12 00:46:12 -07:00
|
|
|
aliases {
|
|
|
|
serial0 = &serial0;
|
|
|
|
serial1 = &serial1;
|
|
|
|
pci0 = &pci0;
|
|
|
|
pci1 = &pci1;
|
2008-04-29 10:41:12 -06:00
|
|
|
pci2 = &pci2;
|
2007-12-12 00:46:12 -07:00
|
|
|
};
|
|
|
|
|
2007-10-03 14:09:15 -06:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
PowerPC,8610@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <0>;
|
2008-01-25 15:31:01 -07:00
|
|
|
d-cache-line-size = <32>;
|
|
|
|
i-cache-line-size = <32>;
|
|
|
|
d-cache-size = <32768>; // L1
|
|
|
|
i-cache-size = <32768>; // L1
|
|
|
|
timebase-frequency = <0>; // From uboot
|
2007-10-03 14:09:15 -06:00
|
|
|
bus-frequency = <0>; // From uboot
|
|
|
|
clock-frequency = <0>; // From uboot
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
memory {
|
|
|
|
device_type = "memory";
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x00000000 0x20000000>; // 512M at 0x0
|
2007-10-03 14:09:15 -06:00
|
|
|
};
|
|
|
|
|
2008-05-04 12:46:27 -06:00
|
|
|
localbus@e0005000 {
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "fsl,mpc8610-elbc", "fsl,elbc", "simple-bus";
|
|
|
|
reg = <0xe0005000 0x1000>;
|
|
|
|
interrupts = <19 2>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
ranges = <0 0 0xf8000000 0x08000000
|
|
|
|
1 0 0xf0000000 0x08000000
|
|
|
|
2 0 0xe8400000 0x00008000
|
|
|
|
4 0 0xe8440000 0x00008000
|
|
|
|
5 0 0xe8480000 0x00008000
|
|
|
|
6 0 0xe84c0000 0x00008000
|
|
|
|
3 0 0xe8000000 0x00000020>;
|
|
|
|
|
|
|
|
flash@0,0 {
|
|
|
|
compatible = "cfi-flash";
|
|
|
|
reg = <0 0 0x8000000>;
|
|
|
|
bank-width = <2>;
|
|
|
|
device-width = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
flash@1,0 {
|
|
|
|
compatible = "cfi-flash";
|
|
|
|
reg = <1 0 0x8000000>;
|
|
|
|
bank-width = <2>;
|
|
|
|
device-width = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
flash@2,0 {
|
|
|
|
compatible = "fsl,mpc8610-fcm-nand",
|
|
|
|
"fsl,elbc-fcm-nand";
|
|
|
|
reg = <2 0 0x8000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
flash@4,0 {
|
|
|
|
compatible = "fsl,mpc8610-fcm-nand",
|
|
|
|
"fsl,elbc-fcm-nand";
|
|
|
|
reg = <4 0 0x8000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
flash@5,0 {
|
|
|
|
compatible = "fsl,mpc8610-fcm-nand",
|
|
|
|
"fsl,elbc-fcm-nand";
|
|
|
|
reg = <5 0 0x8000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
flash@6,0 {
|
|
|
|
compatible = "fsl,mpc8610-fcm-nand",
|
|
|
|
"fsl,elbc-fcm-nand";
|
|
|
|
reg = <6 0 0x8000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
board-control@3,0 {
|
|
|
|
compatible = "fsl,fpga-pixis";
|
|
|
|
reg = <3 0 0x20>;
|
|
|
|
};
|
fbdev: powerpc: driver for Freescale 8610 and 5121 DIU
The following features are supported:
plane 0 works as a regular frame buffer, can be accessed by /dev/fb0
plane 1 has two AOIs (area of interest), can be accessed by /dev/fb1 and /dev/fb2
plane 2 has two AOIs, can be accessed by /dev/fb3 and /dev/fb4
Special ioctls support AOIs
All /dev/fb* can be used as regular frame buffer devices, except hardware
change can only be made through /dev/fb0. Changing pixel clock has no effect
on other fbs.
Limitation of usage of AOIs:
AOIs on the same plane can not be horizonally overlapped
AOIs have horizonal order, i.e. AOI0 should be always on top of AOI1
AOIs can not beyond phisical display area. Application should check AOI geometry
before changing physical resolution on /dev/fb0
required command line parameters to preallocate memory for frame buffer diufb.
optional command line parameters to set modes and monitor
video=fslfb:[resolution][,bpp][,monitor]
Syntax:
Resolution
xres x yres-bpp@refresh_rate, the -bpp and @refresh_rate are optional
eg, 1024x768, 1280x1024, 1280x1024-32, 1280x1024@60, 1280x1024-32@60, 1280x480-32@60
Bpp
bpp=32, bpp=24, or bpp=16
Monitor
monitor=0, monitor=1, monitor=2
0 is DVI
1 is Single link LVDS
2 is Double link LVDS
Note: switching monitor is a board feather, not DIU feather. MPC8610HPCD has three
monitor ports to swtich to. MPC5121ADS doesn't have additional monitor port. So switching
monirot port for MPC5121ADS has no effect.
If compiled as a module, it takes pamameters mode, bpp, monitor with the same syntax above.
Signed-off-by: York Sun <yorksun@freescale.com>
Signed-off-by: Timur Tabi <timur@freescale.com>
Cc: Paul Mackerras <paulus@samba.org>
Cc: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: "Antonino A. Daplas" <adaplas@pol.net>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
2008-04-28 03:15:34 -06:00
|
|
|
};
|
|
|
|
|
2007-10-03 14:09:15 -06:00
|
|
|
soc@e0000000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
device_type = "soc";
|
2008-01-18 08:24:53 -07:00
|
|
|
compatible = "fsl,mpc8610-immr", "simple-bus";
|
2008-01-25 15:31:01 -07:00
|
|
|
ranges = <0x0 0xe0000000 0x00100000>;
|
|
|
|
reg = <0xe0000000 0x1000>;
|
2007-10-03 14:09:15 -06:00
|
|
|
bus-frequency = <0>;
|
|
|
|
|
|
|
|
i2c@3000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2007-12-11 22:17:24 -07:00
|
|
|
cell-index = <0>;
|
|
|
|
compatible = "fsl-i2c";
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x3000 0x100>;
|
|
|
|
interrupts = <43 2>;
|
2007-10-03 14:09:15 -06:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
dfsrr;
|
2008-01-18 08:24:53 -07:00
|
|
|
|
2008-01-25 15:31:01 -07:00
|
|
|
cs4270:codec@4f {
|
2008-01-18 08:24:53 -07:00
|
|
|
compatible = "cirrus,cs4270";
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x4f>;
|
2008-01-18 08:24:53 -07:00
|
|
|
/* MCLK source is a stand-alone oscillator */
|
2008-01-25 15:31:01 -07:00
|
|
|
clock-frequency = <12288000>;
|
|
|
|
};
|
2007-10-03 14:09:15 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c@3100 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2007-12-11 22:17:24 -07:00
|
|
|
cell-index = <1>;
|
|
|
|
compatible = "fsl-i2c";
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x3100 0x100>;
|
|
|
|
interrupts = <43 2>;
|
2007-10-03 14:09:15 -06:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
dfsrr;
|
|
|
|
};
|
|
|
|
|
2007-12-12 00:46:12 -07:00
|
|
|
serial0: serial@4500 {
|
|
|
|
cell-index = <0>;
|
2007-10-03 14:09:15 -06:00
|
|
|
device_type = "serial";
|
|
|
|
compatible = "ns16550";
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x4500 0x100>;
|
2007-10-03 14:09:15 -06:00
|
|
|
clock-frequency = <0>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <42 2>;
|
2007-10-03 14:09:15 -06:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
};
|
|
|
|
|
2007-12-12 00:46:12 -07:00
|
|
|
serial1: serial@4600 {
|
|
|
|
cell-index = <1>;
|
2007-10-03 14:09:15 -06:00
|
|
|
device_type = "serial";
|
|
|
|
compatible = "ns16550";
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x4600 0x100>;
|
2007-10-03 14:09:15 -06:00
|
|
|
clock-frequency = <0>;
|
2008-04-19 01:07:56 -06:00
|
|
|
interrupts = <42 2>;
|
2007-10-03 14:09:15 -06:00
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
};
|
|
|
|
|
fbdev: powerpc: driver for Freescale 8610 and 5121 DIU
The following features are supported:
plane 0 works as a regular frame buffer, can be accessed by /dev/fb0
plane 1 has two AOIs (area of interest), can be accessed by /dev/fb1 and /dev/fb2
plane 2 has two AOIs, can be accessed by /dev/fb3 and /dev/fb4
Special ioctls support AOIs
All /dev/fb* can be used as regular frame buffer devices, except hardware
change can only be made through /dev/fb0. Changing pixel clock has no effect
on other fbs.
Limitation of usage of AOIs:
AOIs on the same plane can not be horizonally overlapped
AOIs have horizonal order, i.e. AOI0 should be always on top of AOI1
AOIs can not beyond phisical display area. Application should check AOI geometry
before changing physical resolution on /dev/fb0
required command line parameters to preallocate memory for frame buffer diufb.
optional command line parameters to set modes and monitor
video=fslfb:[resolution][,bpp][,monitor]
Syntax:
Resolution
xres x yres-bpp@refresh_rate, the -bpp and @refresh_rate are optional
eg, 1024x768, 1280x1024, 1280x1024-32, 1280x1024@60, 1280x1024-32@60, 1280x480-32@60
Bpp
bpp=32, bpp=24, or bpp=16
Monitor
monitor=0, monitor=1, monitor=2
0 is DVI
1 is Single link LVDS
2 is Double link LVDS
Note: switching monitor is a board feather, not DIU feather. MPC8610HPCD has three
monitor ports to swtich to. MPC5121ADS doesn't have additional monitor port. So switching
monirot port for MPC5121ADS has no effect.
If compiled as a module, it takes pamameters mode, bpp, monitor with the same syntax above.
Signed-off-by: York Sun <yorksun@freescale.com>
Signed-off-by: Timur Tabi <timur@freescale.com>
Cc: Paul Mackerras <paulus@samba.org>
Cc: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: "Antonino A. Daplas" <adaplas@pol.net>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
2008-04-28 03:15:34 -06:00
|
|
|
display@2c000 {
|
|
|
|
compatible = "fsl,diu";
|
|
|
|
reg = <0x2c000 100>;
|
|
|
|
interrupts = <72 2>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
};
|
|
|
|
|
2007-10-03 14:09:15 -06:00
|
|
|
mpic: interrupt-controller@40000 {
|
|
|
|
interrupt-controller;
|
|
|
|
#address-cells = <0>;
|
|
|
|
#interrupt-cells = <2>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x40000 0x40000>;
|
2007-10-03 14:09:15 -06:00
|
|
|
compatible = "chrp,open-pic";
|
|
|
|
device_type = "open-pic";
|
|
|
|
};
|
|
|
|
|
2008-05-23 02:32:47 -06:00
|
|
|
msi@41600 {
|
|
|
|
compatible = "fsl,mpc8610-msi", "fsl,mpic-msi";
|
|
|
|
reg = <0x41600 0x80>;
|
|
|
|
msi-available-ranges = <0 0x100>;
|
|
|
|
interrupts = <
|
|
|
|
0xe0 0
|
|
|
|
0xe1 0
|
|
|
|
0xe2 0
|
|
|
|
0xe3 0
|
|
|
|
0xe4 0
|
|
|
|
0xe5 0
|
|
|
|
0xe6 0
|
|
|
|
0xe7 0>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
};
|
|
|
|
|
2007-10-03 14:09:15 -06:00
|
|
|
global-utilities@e0000 {
|
|
|
|
compatible = "fsl,mpc8610-guts";
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0xe0000 0x1000>;
|
2007-10-03 14:09:15 -06:00
|
|
|
fsl,has-rstcr;
|
|
|
|
};
|
2008-01-18 08:24:53 -07:00
|
|
|
|
|
|
|
i2s@16000 {
|
|
|
|
compatible = "fsl,mpc8610-ssi";
|
|
|
|
cell-index = <0>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x16000 0x100>;
|
2008-01-18 08:24:53 -07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <62 2>;
|
2008-01-18 08:24:53 -07:00
|
|
|
fsl,mode = "i2s-slave";
|
|
|
|
codec-handle = <&cs4270>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ssi@16100 {
|
|
|
|
compatible = "fsl,mpc8610-ssi";
|
|
|
|
cell-index = <1>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x16100 0x100>;
|
2008-01-18 08:24:53 -07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <63 2>;
|
2008-01-18 08:24:53 -07:00
|
|
|
};
|
|
|
|
|
2008-01-25 15:31:01 -07:00
|
|
|
dma@21300 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "fsl,mpc8610-dma", "fsl,eloplus-dma";
|
|
|
|
cell-index = <0>;
|
|
|
|
reg = <0x21300 0x4>; /* DMA general status register */
|
|
|
|
ranges = <0x0 0x21100 0x200>;
|
2008-01-18 08:24:53 -07:00
|
|
|
|
2008-01-25 15:31:01 -07:00
|
|
|
dma-channel@0 {
|
2008-01-18 08:24:53 -07:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
cell-index = <0>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x0 0x80>;
|
2008-01-18 08:24:53 -07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <20 2>;
|
|
|
|
};
|
|
|
|
dma-channel@1 {
|
2008-01-18 08:24:53 -07:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
cell-index = <1>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x80 0x80>;
|
2008-01-18 08:24:53 -07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <21 2>;
|
|
|
|
};
|
|
|
|
dma-channel@2 {
|
2008-01-18 08:24:53 -07:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
cell-index = <2>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x100 0x80>;
|
2008-01-18 08:24:53 -07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <22 2>;
|
|
|
|
};
|
|
|
|
dma-channel@3 {
|
2008-01-18 08:24:53 -07:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
|
|
|
"fsl,eloplus-dma-channel";
|
|
|
|
cell-index = <3>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x180 0x80>;
|
2008-01-18 08:24:53 -07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <23 2>;
|
|
|
|
};
|
|
|
|
};
|
2008-01-18 08:24:53 -07:00
|
|
|
|
2008-01-25 15:31:01 -07:00
|
|
|
dma@c300 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2008-05-30 16:12:05 -06:00
|
|
|
compatible = "fsl,mpc8610-dma", "fsl,eloplus-dma";
|
2008-01-25 15:31:01 -07:00
|
|
|
cell-index = <1>;
|
|
|
|
reg = <0xc300 0x4>; /* DMA general status register */
|
|
|
|
ranges = <0x0 0xc100 0x200>;
|
2008-01-18 08:24:53 -07:00
|
|
|
|
2008-01-25 15:31:01 -07:00
|
|
|
dma-channel@0 {
|
2008-01-18 08:24:53 -07:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
2008-05-30 16:12:05 -06:00
|
|
|
"fsl,eloplus-dma-channel";
|
2008-01-18 08:24:53 -07:00
|
|
|
cell-index = <0>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x0 0x80>;
|
2008-01-18 08:24:53 -07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <60 2>;
|
|
|
|
};
|
|
|
|
dma-channel@1 {
|
2008-01-18 08:24:53 -07:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
2008-05-30 16:12:05 -06:00
|
|
|
"fsl,eloplus-dma-channel";
|
2008-01-18 08:24:53 -07:00
|
|
|
cell-index = <1>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x80 0x80>;
|
2008-01-18 08:24:53 -07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <61 2>;
|
|
|
|
};
|
|
|
|
dma-channel@2 {
|
2008-01-18 08:24:53 -07:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
2008-05-30 16:12:05 -06:00
|
|
|
"fsl,eloplus-dma-channel";
|
2008-01-18 08:24:53 -07:00
|
|
|
cell-index = <2>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x100 0x80>;
|
2008-01-18 08:24:53 -07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <62 2>;
|
|
|
|
};
|
|
|
|
dma-channel@3 {
|
2008-01-18 08:24:53 -07:00
|
|
|
compatible = "fsl,mpc8610-dma-channel",
|
2008-05-30 16:12:05 -06:00
|
|
|
"fsl,eloplus-dma-channel";
|
2008-01-18 08:24:53 -07:00
|
|
|
cell-index = <3>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0x180 0x80>;
|
2008-01-18 08:24:53 -07:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <63 2>;
|
|
|
|
};
|
|
|
|
};
|
2008-01-18 08:24:53 -07:00
|
|
|
|
2007-10-03 14:09:15 -06:00
|
|
|
};
|
|
|
|
|
2007-12-12 00:46:12 -07:00
|
|
|
pci0: pci@e0008000 {
|
|
|
|
cell-index = <0>;
|
2007-10-03 14:09:15 -06:00
|
|
|
compatible = "fsl,mpc8610-pci";
|
|
|
|
device_type = "pci";
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0xe0008000 0x1000>;
|
2007-10-03 14:09:15 -06:00
|
|
|
bus-range = <0 0>;
|
2008-01-25 15:31:01 -07:00
|
|
|
ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x10000000
|
|
|
|
0x01000000 0x0 0x00000000 0xe1000000 0x0 0x00100000>;
|
|
|
|
clock-frequency = <33333333>;
|
2007-10-03 14:09:15 -06:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <24 2>;
|
|
|
|
interrupt-map-mask = <0xf800 0 0 7>;
|
2007-10-03 14:09:15 -06:00
|
|
|
interrupt-map = <
|
|
|
|
/* IDSEL 0x11 */
|
2008-01-25 15:31:01 -07:00
|
|
|
0x8800 0 0 1 &mpic 4 1
|
|
|
|
0x8800 0 0 2 &mpic 5 1
|
|
|
|
0x8800 0 0 3 &mpic 6 1
|
|
|
|
0x8800 0 0 4 &mpic 7 1
|
2007-10-03 14:09:15 -06:00
|
|
|
|
|
|
|
/* IDSEL 0x12 */
|
2008-01-25 15:31:01 -07:00
|
|
|
0x9000 0 0 1 &mpic 5 1
|
|
|
|
0x9000 0 0 2 &mpic 6 1
|
|
|
|
0x9000 0 0 3 &mpic 7 1
|
|
|
|
0x9000 0 0 4 &mpic 4 1
|
2007-10-03 14:09:15 -06:00
|
|
|
>;
|
|
|
|
};
|
|
|
|
|
2007-12-12 00:46:12 -07:00
|
|
|
pci1: pcie@e000a000 {
|
|
|
|
cell-index = <1>;
|
2007-10-03 14:09:15 -06:00
|
|
|
compatible = "fsl,mpc8641-pcie";
|
|
|
|
device_type = "pci";
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-01-25 15:31:01 -07:00
|
|
|
reg = <0xe000a000 0x1000>;
|
2007-10-03 14:09:15 -06:00
|
|
|
bus-range = <1 3>;
|
2008-01-25 15:31:01 -07:00
|
|
|
ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
|
|
|
|
0x01000000 0x0 0x00000000 0xe3000000 0x0 0x00100000>;
|
|
|
|
clock-frequency = <33333333>;
|
2007-10-03 14:09:15 -06:00
|
|
|
interrupt-parent = <&mpic>;
|
2008-01-25 15:31:01 -07:00
|
|
|
interrupts = <26 2>;
|
|
|
|
interrupt-map-mask = <0xf800 0 0 7>;
|
2007-10-03 14:09:15 -06:00
|
|
|
|
|
|
|
interrupt-map = <
|
|
|
|
/* IDSEL 0x1b */
|
2008-01-25 15:31:01 -07:00
|
|
|
0xd800 0 0 1 &mpic 2 1
|
2007-10-03 14:09:15 -06:00
|
|
|
|
|
|
|
/* IDSEL 0x1c*/
|
2008-01-25 15:31:01 -07:00
|
|
|
0xe000 0 0 1 &mpic 1 1
|
|
|
|
0xe000 0 0 2 &mpic 1 1
|
|
|
|
0xe000 0 0 3 &mpic 1 1
|
|
|
|
0xe000 0 0 4 &mpic 1 1
|
2007-10-03 14:09:15 -06:00
|
|
|
|
|
|
|
/* IDSEL 0x1f */
|
2008-01-25 15:31:01 -07:00
|
|
|
0xf800 0 0 1 &mpic 3 0
|
|
|
|
0xf800 0 0 2 &mpic 0 1
|
2007-10-03 14:09:15 -06:00
|
|
|
>;
|
|
|
|
|
|
|
|
pcie@0 {
|
|
|
|
reg = <0 0 0 0 0>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
|
|
|
device_type = "pci";
|
2008-01-25 15:31:01 -07:00
|
|
|
ranges = <0x02000000 0x0 0xa0000000
|
|
|
|
0x02000000 0x0 0xa0000000
|
|
|
|
0x0 0x10000000
|
|
|
|
0x01000000 0x0 0x00000000
|
|
|
|
0x01000000 0x0 0x00000000
|
|
|
|
0x0 0x00100000>;
|
2007-10-03 14:09:15 -06:00
|
|
|
uli1575@0 {
|
|
|
|
reg = <0 0 0 0 0>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#address-cells = <3>;
|
2008-01-25 15:31:01 -07:00
|
|
|
ranges = <0x02000000 0x0 0xa0000000
|
|
|
|
0x02000000 0x0 0xa0000000
|
|
|
|
0x0 0x10000000
|
|
|
|
0x01000000 0x0 0x00000000
|
|
|
|
0x01000000 0x0 0x00000000
|
|
|
|
0x0 0x00100000>;
|
2007-10-03 14:09:15 -06:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2008-04-29 10:41:12 -06:00
|
|
|
|
|
|
|
pci2: pcie@e0009000 {
|
|
|
|
#address-cells = <3>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
device_type = "pci";
|
|
|
|
compatible = "fsl,mpc8641-pcie";
|
|
|
|
reg = <0xe0009000 0x00001000>;
|
|
|
|
ranges = <0x02000000 0 0x90000000 0x90000000 0 0x10000000
|
|
|
|
0x01000000 0 0x00000000 0xe2000000 0 0x00100000>;
|
|
|
|
bus-range = <0 255>;
|
|
|
|
interrupt-map-mask = <0xf800 0 0 7>;
|
|
|
|
interrupt-map = <0x0000 0 0 1 &mpic 4 1
|
|
|
|
0x0000 0 0 2 &mpic 5 1
|
|
|
|
0x0000 0 0 3 &mpic 6 1
|
|
|
|
0x0000 0 0 4 &mpic 7 1>;
|
|
|
|
interrupt-parent = <&mpic>;
|
|
|
|
interrupts = <25 2>;
|
|
|
|
clock-frequency = <33333333>;
|
|
|
|
};
|
2007-10-03 14:09:15 -06:00
|
|
|
};
|