2005-04-16 16:20:36 -06:00
|
|
|
/*
|
|
|
|
* include/linux/fsl_devices.h
|
|
|
|
*
|
|
|
|
* Definitions for any platform device related flags or structures for
|
|
|
|
* Freescale processor devices
|
|
|
|
*
|
2005-11-13 17:06:30 -07:00
|
|
|
* Maintainer: Kumar Gala <galak@kernel.crashing.org>
|
2005-04-16 16:20:36 -06:00
|
|
|
*
|
|
|
|
* Copyright 2004 Freescale Semiconductor, Inc
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifdef __KERNEL__
|
|
|
|
#ifndef _FSL_DEVICE_H_
|
|
|
|
#define _FSL_DEVICE_H_
|
|
|
|
|
|
|
|
#include <linux/types.h>
|
2006-12-10 22:26:16 -07:00
|
|
|
#include <linux/phy.h>
|
2005-04-16 16:20:36 -06:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Some conventions on how we handle peripherals on Freescale chips
|
|
|
|
*
|
|
|
|
* unique device: a platform_device entry in fsl_plat_devs[] plus
|
|
|
|
* associated device information in its platform_data structure.
|
|
|
|
*
|
|
|
|
* A chip is described by a set of unique devices.
|
|
|
|
*
|
|
|
|
* Each sub-arch has its own master list of unique devices and
|
|
|
|
* enumerates them by enum fsl_devices in a sub-arch specific header
|
|
|
|
*
|
|
|
|
* The platform data structure is broken into two parts. The
|
|
|
|
* first is device specific information that help identify any
|
|
|
|
* unique features of a peripheral. The second is any
|
|
|
|
* information that may be defined by the board or how the device
|
|
|
|
* is connected externally of the chip.
|
|
|
|
*
|
|
|
|
* naming conventions:
|
|
|
|
* - platform data structures: <driver>_platform_data
|
|
|
|
* - platform data device flags: FSL_<driver>_DEV_<FLAG>
|
|
|
|
* - platform data board flags: FSL_<driver>_BRD_<FLAG>
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
struct gianfar_platform_data {
|
|
|
|
/* device specific information */
|
[POWERPC] Add QUICC Engine (QE) infrastructure
Add QUICC Engine (QE) configuration, header files, and
QE management and library code that are used by QE devices
drivers.
Includes Leo's modifications up to, and including, the
platform_device to of_device adaptation:
"The series of patches add generic QE infrastructure called
qe_lib, and MPC8360EMDS board support. Qe_lib is used by
QE device drivers such as ucc_geth driver.
This version updates QE interrupt controller to use new irq
mapping mechanism, addresses all the comments received with
last submission and includes some style fixes.
v2: Change to use device tree for BCSR and MURAM;
Remove I/O port interrupt handling code as it is not generic
enough.
v3: Address comments from Kumar; Update definition of several
device tree nodes; Copyright style change."
In addition, the following changes have been made:
o removed typedefs
o uint -> u32 conversions
o removed following defines:
QE_SIZEOF_BD, BD_BUFFER_ARG, BD_BUFFER_CLEAR, BD_BUFFER,
BD_STATUS_AND_LENGTH_SET, BD_STATUS_AND_LENGTH, and BD_BUFFER_SET
because they hid sizeof/in_be32/out_be32 operations from the reader.
o fixed qe_snums_init() serial num assignment to use a const array
o made CONFIG_UCC_FAST select UCC_SLOW
o reduced NR_QE_IC_INTS from 128 to 64
o remove _IO_BASE, etc. defines (not used)
o removed irrelevant comments, added others to resemble removed BD_ defines
o realigned struct definitions in headers
o various other style fixes including things like pinMask -> pin_mask
o fixed a ton of whitespace issues
o marked ioregs as __be32/__be16
o removed platform_device code and redundant get_qe_base()
o removed redundant comments
o added cpu_relax() to qe_reset
o uncasted all get_property() assignments
o eliminated unneeded casts
o eliminated immrbar_phys_to_virt (not used)
Signed-off-by: Li Yang <leoli@freescale.com>
Signed-off-by: Shlomi Gridish <gridish@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-10-03 22:10:46 -06:00
|
|
|
u32 device_flags;
|
2005-04-16 16:20:36 -06:00
|
|
|
/* board specific information */
|
[POWERPC] Add QUICC Engine (QE) infrastructure
Add QUICC Engine (QE) configuration, header files, and
QE management and library code that are used by QE devices
drivers.
Includes Leo's modifications up to, and including, the
platform_device to of_device adaptation:
"The series of patches add generic QE infrastructure called
qe_lib, and MPC8360EMDS board support. Qe_lib is used by
QE device drivers such as ucc_geth driver.
This version updates QE interrupt controller to use new irq
mapping mechanism, addresses all the comments received with
last submission and includes some style fixes.
v2: Change to use device tree for BCSR and MURAM;
Remove I/O port interrupt handling code as it is not generic
enough.
v3: Address comments from Kumar; Update definition of several
device tree nodes; Copyright style change."
In addition, the following changes have been made:
o removed typedefs
o uint -> u32 conversions
o removed following defines:
QE_SIZEOF_BD, BD_BUFFER_ARG, BD_BUFFER_CLEAR, BD_BUFFER,
BD_STATUS_AND_LENGTH_SET, BD_STATUS_AND_LENGTH, and BD_BUFFER_SET
because they hid sizeof/in_be32/out_be32 operations from the reader.
o fixed qe_snums_init() serial num assignment to use a const array
o made CONFIG_UCC_FAST select UCC_SLOW
o reduced NR_QE_IC_INTS from 128 to 64
o remove _IO_BASE, etc. defines (not used)
o removed irrelevant comments, added others to resemble removed BD_ defines
o realigned struct definitions in headers
o various other style fixes including things like pinMask -> pin_mask
o fixed a ton of whitespace issues
o marked ioregs as __be32/__be16
o removed platform_device code and redundant get_qe_base()
o removed redundant comments
o added cpu_relax() to qe_reset
o uncasted all get_property() assignments
o eliminated unneeded casts
o eliminated immrbar_phys_to_virt (not used)
Signed-off-by: Li Yang <leoli@freescale.com>
Signed-off-by: Shlomi Gridish <gridish@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-10-03 22:10:46 -06:00
|
|
|
u32 board_flags;
|
|
|
|
u32 bus_id;
|
|
|
|
u32 phy_id;
|
|
|
|
u8 mac_addr[6];
|
2005-04-16 16:20:36 -06:00
|
|
|
};
|
|
|
|
|
2005-10-28 18:46:27 -06:00
|
|
|
struct gianfar_mdio_data {
|
|
|
|
/* board specific information */
|
[POWERPC] Add QUICC Engine (QE) infrastructure
Add QUICC Engine (QE) configuration, header files, and
QE management and library code that are used by QE devices
drivers.
Includes Leo's modifications up to, and including, the
platform_device to of_device adaptation:
"The series of patches add generic QE infrastructure called
qe_lib, and MPC8360EMDS board support. Qe_lib is used by
QE device drivers such as ucc_geth driver.
This version updates QE interrupt controller to use new irq
mapping mechanism, addresses all the comments received with
last submission and includes some style fixes.
v2: Change to use device tree for BCSR and MURAM;
Remove I/O port interrupt handling code as it is not generic
enough.
v3: Address comments from Kumar; Update definition of several
device tree nodes; Copyright style change."
In addition, the following changes have been made:
o removed typedefs
o uint -> u32 conversions
o removed following defines:
QE_SIZEOF_BD, BD_BUFFER_ARG, BD_BUFFER_CLEAR, BD_BUFFER,
BD_STATUS_AND_LENGTH_SET, BD_STATUS_AND_LENGTH, and BD_BUFFER_SET
because they hid sizeof/in_be32/out_be32 operations from the reader.
o fixed qe_snums_init() serial num assignment to use a const array
o made CONFIG_UCC_FAST select UCC_SLOW
o reduced NR_QE_IC_INTS from 128 to 64
o remove _IO_BASE, etc. defines (not used)
o removed irrelevant comments, added others to resemble removed BD_ defines
o realigned struct definitions in headers
o various other style fixes including things like pinMask -> pin_mask
o fixed a ton of whitespace issues
o marked ioregs as __be32/__be16
o removed platform_device code and redundant get_qe_base()
o removed redundant comments
o added cpu_relax() to qe_reset
o uncasted all get_property() assignments
o eliminated unneeded casts
o eliminated immrbar_phys_to_virt (not used)
Signed-off-by: Li Yang <leoli@freescale.com>
Signed-off-by: Shlomi Gridish <gridish@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-10-03 22:10:46 -06:00
|
|
|
int irq[32];
|
2005-10-28 18:46:27 -06:00
|
|
|
};
|
|
|
|
|
2005-04-16 16:20:36 -06:00
|
|
|
/* Flags related to gianfar device features */
|
|
|
|
#define FSL_GIANFAR_DEV_HAS_GIGABIT 0x00000001
|
|
|
|
#define FSL_GIANFAR_DEV_HAS_COALESCE 0x00000002
|
|
|
|
#define FSL_GIANFAR_DEV_HAS_RMON 0x00000004
|
|
|
|
#define FSL_GIANFAR_DEV_HAS_MULTI_INTR 0x00000008
|
2005-06-21 18:15:18 -06:00
|
|
|
#define FSL_GIANFAR_DEV_HAS_CSUM 0x00000010
|
|
|
|
#define FSL_GIANFAR_DEV_HAS_VLAN 0x00000020
|
|
|
|
#define FSL_GIANFAR_DEV_HAS_EXTENDED_HASH 0x00000040
|
|
|
|
#define FSL_GIANFAR_DEV_HAS_PADDING 0x00000080
|
2005-04-16 16:20:36 -06:00
|
|
|
|
|
|
|
/* Flags in gianfar_platform_data */
|
2005-06-21 18:15:18 -06:00
|
|
|
#define FSL_GIANFAR_BRD_HAS_PHY_INTR 0x00000001 /* set or use a timer */
|
|
|
|
#define FSL_GIANFAR_BRD_IS_REDUCED 0x00000002 /* Set if RGMII, RMII */
|
2005-04-16 16:20:36 -06:00
|
|
|
|
|
|
|
struct fsl_i2c_platform_data {
|
|
|
|
/* device specific information */
|
[POWERPC] Add QUICC Engine (QE) infrastructure
Add QUICC Engine (QE) configuration, header files, and
QE management and library code that are used by QE devices
drivers.
Includes Leo's modifications up to, and including, the
platform_device to of_device adaptation:
"The series of patches add generic QE infrastructure called
qe_lib, and MPC8360EMDS board support. Qe_lib is used by
QE device drivers such as ucc_geth driver.
This version updates QE interrupt controller to use new irq
mapping mechanism, addresses all the comments received with
last submission and includes some style fixes.
v2: Change to use device tree for BCSR and MURAM;
Remove I/O port interrupt handling code as it is not generic
enough.
v3: Address comments from Kumar; Update definition of several
device tree nodes; Copyright style change."
In addition, the following changes have been made:
o removed typedefs
o uint -> u32 conversions
o removed following defines:
QE_SIZEOF_BD, BD_BUFFER_ARG, BD_BUFFER_CLEAR, BD_BUFFER,
BD_STATUS_AND_LENGTH_SET, BD_STATUS_AND_LENGTH, and BD_BUFFER_SET
because they hid sizeof/in_be32/out_be32 operations from the reader.
o fixed qe_snums_init() serial num assignment to use a const array
o made CONFIG_UCC_FAST select UCC_SLOW
o reduced NR_QE_IC_INTS from 128 to 64
o remove _IO_BASE, etc. defines (not used)
o removed irrelevant comments, added others to resemble removed BD_ defines
o realigned struct definitions in headers
o various other style fixes including things like pinMask -> pin_mask
o fixed a ton of whitespace issues
o marked ioregs as __be32/__be16
o removed platform_device code and redundant get_qe_base()
o removed redundant comments
o added cpu_relax() to qe_reset
o uncasted all get_property() assignments
o eliminated unneeded casts
o eliminated immrbar_phys_to_virt (not used)
Signed-off-by: Li Yang <leoli@freescale.com>
Signed-off-by: Shlomi Gridish <gridish@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-10-03 22:10:46 -06:00
|
|
|
u32 device_flags;
|
2005-04-16 16:20:36 -06:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Flags related to I2C device features */
|
|
|
|
#define FSL_I2C_DEV_SEPARATE_DFSRR 0x00000001
|
|
|
|
#define FSL_I2C_DEV_CLOCK_5200 0x00000002
|
|
|
|
|
2006-01-20 14:53:38 -07:00
|
|
|
enum fsl_usb2_operating_modes {
|
|
|
|
FSL_USB2_MPH_HOST,
|
|
|
|
FSL_USB2_DR_HOST,
|
|
|
|
FSL_USB2_DR_DEVICE,
|
|
|
|
FSL_USB2_DR_OTG,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum fsl_usb2_phy_modes {
|
|
|
|
FSL_USB2_PHY_NONE,
|
|
|
|
FSL_USB2_PHY_ULPI,
|
|
|
|
FSL_USB2_PHY_UTMI,
|
|
|
|
FSL_USB2_PHY_UTMI_WIDE,
|
|
|
|
FSL_USB2_PHY_SERIAL,
|
|
|
|
};
|
|
|
|
|
|
|
|
struct fsl_usb2_platform_data {
|
|
|
|
/* board specific information */
|
[POWERPC] Add QUICC Engine (QE) infrastructure
Add QUICC Engine (QE) configuration, header files, and
QE management and library code that are used by QE devices
drivers.
Includes Leo's modifications up to, and including, the
platform_device to of_device adaptation:
"The series of patches add generic QE infrastructure called
qe_lib, and MPC8360EMDS board support. Qe_lib is used by
QE device drivers such as ucc_geth driver.
This version updates QE interrupt controller to use new irq
mapping mechanism, addresses all the comments received with
last submission and includes some style fixes.
v2: Change to use device tree for BCSR and MURAM;
Remove I/O port interrupt handling code as it is not generic
enough.
v3: Address comments from Kumar; Update definition of several
device tree nodes; Copyright style change."
In addition, the following changes have been made:
o removed typedefs
o uint -> u32 conversions
o removed following defines:
QE_SIZEOF_BD, BD_BUFFER_ARG, BD_BUFFER_CLEAR, BD_BUFFER,
BD_STATUS_AND_LENGTH_SET, BD_STATUS_AND_LENGTH, and BD_BUFFER_SET
because they hid sizeof/in_be32/out_be32 operations from the reader.
o fixed qe_snums_init() serial num assignment to use a const array
o made CONFIG_UCC_FAST select UCC_SLOW
o reduced NR_QE_IC_INTS from 128 to 64
o remove _IO_BASE, etc. defines (not used)
o removed irrelevant comments, added others to resemble removed BD_ defines
o realigned struct definitions in headers
o various other style fixes including things like pinMask -> pin_mask
o fixed a ton of whitespace issues
o marked ioregs as __be32/__be16
o removed platform_device code and redundant get_qe_base()
o removed redundant comments
o added cpu_relax() to qe_reset
o uncasted all get_property() assignments
o eliminated unneeded casts
o eliminated immrbar_phys_to_virt (not used)
Signed-off-by: Li Yang <leoli@freescale.com>
Signed-off-by: Shlomi Gridish <gridish@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-10-03 22:10:46 -06:00
|
|
|
enum fsl_usb2_operating_modes operating_mode;
|
|
|
|
enum fsl_usb2_phy_modes phy_mode;
|
|
|
|
unsigned int port_enables;
|
2006-01-20 14:53:38 -07:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Flags in fsl_usb2_mph_platform_data */
|
|
|
|
#define FSL_USB2_PORT0_ENABLED 0x00000001
|
|
|
|
#define FSL_USB2_PORT1_ENABLED 0x00000002
|
|
|
|
|
2006-05-20 16:00:15 -06:00
|
|
|
struct fsl_spi_platform_data {
|
|
|
|
u32 initial_spmode; /* initial SPMODE value */
|
|
|
|
u16 bus_num;
|
|
|
|
|
|
|
|
/* board specific information */
|
|
|
|
u16 max_chipselect;
|
|
|
|
void (*activate_cs)(u8 cs, u8 polarity);
|
|
|
|
void (*deactivate_cs)(u8 cs, u8 polarity);
|
|
|
|
u32 sysclk;
|
|
|
|
};
|
|
|
|
|
[POWERPC] Add QUICC Engine (QE) infrastructure
Add QUICC Engine (QE) configuration, header files, and
QE management and library code that are used by QE devices
drivers.
Includes Leo's modifications up to, and including, the
platform_device to of_device adaptation:
"The series of patches add generic QE infrastructure called
qe_lib, and MPC8360EMDS board support. Qe_lib is used by
QE device drivers such as ucc_geth driver.
This version updates QE interrupt controller to use new irq
mapping mechanism, addresses all the comments received with
last submission and includes some style fixes.
v2: Change to use device tree for BCSR and MURAM;
Remove I/O port interrupt handling code as it is not generic
enough.
v3: Address comments from Kumar; Update definition of several
device tree nodes; Copyright style change."
In addition, the following changes have been made:
o removed typedefs
o uint -> u32 conversions
o removed following defines:
QE_SIZEOF_BD, BD_BUFFER_ARG, BD_BUFFER_CLEAR, BD_BUFFER,
BD_STATUS_AND_LENGTH_SET, BD_STATUS_AND_LENGTH, and BD_BUFFER_SET
because they hid sizeof/in_be32/out_be32 operations from the reader.
o fixed qe_snums_init() serial num assignment to use a const array
o made CONFIG_UCC_FAST select UCC_SLOW
o reduced NR_QE_IC_INTS from 128 to 64
o remove _IO_BASE, etc. defines (not used)
o removed irrelevant comments, added others to resemble removed BD_ defines
o realigned struct definitions in headers
o various other style fixes including things like pinMask -> pin_mask
o fixed a ton of whitespace issues
o marked ioregs as __be32/__be16
o removed platform_device code and redundant get_qe_base()
o removed redundant comments
o added cpu_relax() to qe_reset
o uncasted all get_property() assignments
o eliminated unneeded casts
o eliminated immrbar_phys_to_virt (not used)
Signed-off-by: Li Yang <leoli@freescale.com>
Signed-off-by: Shlomi Gridish <gridish@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2006-10-03 22:10:46 -06:00
|
|
|
/* Ethernet interface (phy management and speed)
|
|
|
|
*/
|
|
|
|
enum enet_interface {
|
|
|
|
ENET_10_MII, /* 10 Base T, MII interface */
|
|
|
|
ENET_10_RMII, /* 10 Base T, RMII interface */
|
|
|
|
ENET_10_RGMII, /* 10 Base T, RGMII interface */
|
|
|
|
ENET_100_MII, /* 100 Base T, MII interface */
|
|
|
|
ENET_100_RMII, /* 100 Base T, RMII interface */
|
|
|
|
ENET_100_RGMII, /* 100 Base T, RGMII interface */
|
|
|
|
ENET_1000_GMII, /* 1000 Base T, GMII interface */
|
|
|
|
ENET_1000_RGMII, /* 1000 Base T, RGMII interface */
|
|
|
|
ENET_1000_TBI, /* 1000 Base T, TBI interface */
|
|
|
|
ENET_1000_RTBI /* 1000 Base T, RTBI interface */
|
|
|
|
};
|
|
|
|
|
|
|
|
struct ucc_geth_platform_data {
|
|
|
|
/* device specific information */
|
|
|
|
u32 device_flags;
|
|
|
|
u32 phy_reg_addr;
|
|
|
|
|
|
|
|
/* board specific information */
|
|
|
|
u32 board_flags;
|
|
|
|
u8 rx_clock;
|
|
|
|
u8 tx_clock;
|
|
|
|
u32 phy_id;
|
|
|
|
enum enet_interface phy_interface;
|
|
|
|
u32 phy_interrupt;
|
|
|
|
u8 mac_addr[6];
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Flags related to UCC Gigabit Ethernet device features */
|
|
|
|
#define FSL_UGETH_DEV_HAS_GIGABIT 0x00000001
|
|
|
|
#define FSL_UGETH_DEV_HAS_COALESCE 0x00000002
|
|
|
|
#define FSL_UGETH_DEV_HAS_RMON 0x00000004
|
|
|
|
|
|
|
|
/* Flags in ucc_geth_platform_data */
|
|
|
|
#define FSL_UGETH_BRD_HAS_PHY_INTR 0x00000001
|
|
|
|
/* if not set use a timer */
|
|
|
|
|
|
|
|
#endif /* _FSL_DEVICE_H_ */
|
|
|
|
#endif /* __KERNEL__ */
|