2005-04-16 16:20:36 -06:00
|
|
|
/*
|
|
|
|
* sata_sil.c - Silicon Image SATA
|
|
|
|
*
|
|
|
|
* Maintained by: Jeff Garzik <jgarzik@pobox.com>
|
|
|
|
* Please ALWAYS copy linux-ide@vger.kernel.org
|
|
|
|
* on emails.
|
|
|
|
*
|
2005-08-28 18:18:39 -06:00
|
|
|
* Copyright 2003-2005 Red Hat, Inc.
|
2005-04-16 16:20:36 -06:00
|
|
|
* Copyright 2003 Benjamin Herrenschmidt
|
|
|
|
*
|
2005-08-28 18:18:39 -06:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2, or (at your option)
|
|
|
|
* any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; see the file COPYING. If not, write to
|
|
|
|
* the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* libata documentation is available via 'make {ps|pdf}docs',
|
|
|
|
* as Documentation/DocBook/libata.*
|
2005-04-16 16:20:36 -06:00
|
|
|
*
|
2005-08-26 17:46:24 -06:00
|
|
|
* Documentation for SiI 3112:
|
|
|
|
* http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
|
|
|
|
*
|
|
|
|
* Other errata and documentation available under NDA.
|
|
|
|
*
|
2005-04-16 16:20:36 -06:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/blkdev.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/interrupt.h>
|
2005-10-30 12:39:11 -07:00
|
|
|
#include <linux/device.h>
|
2005-04-16 16:20:36 -06:00
|
|
|
#include <scsi/scsi_host.h>
|
|
|
|
#include <linux/libata.h>
|
|
|
|
|
|
|
|
#define DRV_NAME "sata_sil"
|
2007-02-26 04:04:24 -07:00
|
|
|
#define DRV_VERSION "2.1"
|
2005-04-16 16:20:36 -06:00
|
|
|
|
|
|
|
enum {
|
2007-01-31 23:06:36 -07:00
|
|
|
SIL_MMIO_BAR = 5,
|
|
|
|
|
2006-03-05 00:03:52 -07:00
|
|
|
/*
|
|
|
|
* host flags
|
|
|
|
*/
|
2006-06-26 06:23:52 -06:00
|
|
|
SIL_FLAG_NO_SATA_IRQ = (1 << 28),
|
2006-02-24 21:52:30 -07:00
|
|
|
SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
|
2005-08-22 16:27:25 -06:00
|
|
|
SIL_FLAG_MOD15WRITE = (1 << 30),
|
2006-05-31 03:27:53 -06:00
|
|
|
|
2006-08-24 01:19:22 -06:00
|
|
|
SIL_DFL_PORT_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
|
2006-05-31 03:28:16 -06:00
|
|
|
ATA_FLAG_MMIO | ATA_FLAG_HRST_TO_RESUME,
|
2005-08-22 16:27:25 -06:00
|
|
|
|
2006-03-05 00:03:52 -07:00
|
|
|
/*
|
|
|
|
* Controller IDs
|
|
|
|
*/
|
2005-04-16 16:20:36 -06:00
|
|
|
sil_3112 = 0,
|
2006-06-26 06:23:52 -06:00
|
|
|
sil_3112_no_sata_irq = 1,
|
|
|
|
sil_3512 = 2,
|
|
|
|
sil_3114 = 3,
|
2005-04-16 16:20:36 -06:00
|
|
|
|
2006-03-05 00:03:52 -07:00
|
|
|
/*
|
|
|
|
* Register offsets
|
|
|
|
*/
|
2005-04-16 16:20:36 -06:00
|
|
|
SIL_SYSCFG = 0x48,
|
2006-03-05 00:03:52 -07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Register bits
|
|
|
|
*/
|
|
|
|
/* SYSCFG */
|
2005-04-16 16:20:36 -06:00
|
|
|
SIL_MASK_IDE0_INT = (1 << 22),
|
|
|
|
SIL_MASK_IDE1_INT = (1 << 23),
|
|
|
|
SIL_MASK_IDE2_INT = (1 << 24),
|
|
|
|
SIL_MASK_IDE3_INT = (1 << 25),
|
|
|
|
SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
|
|
|
|
SIL_MASK_4PORT = SIL_MASK_2PORT |
|
|
|
|
SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
|
|
|
|
|
2006-03-05 00:03:52 -07:00
|
|
|
/* BMDMA/BMDMA2 */
|
2005-04-16 16:20:36 -06:00
|
|
|
SIL_INTR_STEERING = (1 << 1),
|
2006-03-05 00:03:52 -07:00
|
|
|
|
2006-05-31 03:27:53 -06:00
|
|
|
SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
|
|
|
|
SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
|
|
|
|
SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
|
|
|
|
SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
|
|
|
|
SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
|
|
|
|
SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
|
|
|
|
SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
|
|
|
|
SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
|
|
|
|
SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
|
|
|
|
SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
|
|
|
|
|
|
|
|
/* SIEN */
|
|
|
|
SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
|
|
|
|
|
2006-03-05 00:03:52 -07:00
|
|
|
/*
|
|
|
|
* Others
|
|
|
|
*/
|
2005-04-16 16:20:36 -06:00
|
|
|
SIL_QUIRK_MOD15WRITE = (1 << 0),
|
|
|
|
SIL_QUIRK_UDMA5MAX = (1 << 1),
|
|
|
|
};
|
|
|
|
|
|
|
|
static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
|
2006-08-14 23:49:30 -06:00
|
|
|
#ifdef CONFIG_PM
|
2006-07-03 01:07:27 -06:00
|
|
|
static int sil_pci_device_resume(struct pci_dev *pdev);
|
2006-08-14 23:49:30 -06:00
|
|
|
#endif
|
2005-04-16 16:20:36 -06:00
|
|
|
static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
|
|
|
|
static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
|
|
|
|
static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
|
|
|
|
static void sil_post_set_mode (struct ata_port *ap);
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
2006-10-05 07:55:46 -06:00
|
|
|
static irqreturn_t sil_interrupt(int irq, void *dev_instance);
|
2006-05-15 05:58:27 -06:00
|
|
|
static void sil_freeze(struct ata_port *ap);
|
|
|
|
static void sil_thaw(struct ata_port *ap);
|
2005-04-16 16:20:36 -06:00
|
|
|
|
2005-08-30 03:42:52 -06:00
|
|
|
|
2005-11-10 09:04:11 -07:00
|
|
|
static const struct pci_device_id sil_pci_tbl[] = {
|
2006-09-27 20:20:11 -06:00
|
|
|
{ PCI_VDEVICE(CMD, 0x3112), sil_3112 },
|
|
|
|
{ PCI_VDEVICE(CMD, 0x0240), sil_3112 },
|
|
|
|
{ PCI_VDEVICE(CMD, 0x3512), sil_3512 },
|
|
|
|
{ PCI_VDEVICE(CMD, 0x3114), sil_3114 },
|
|
|
|
{ PCI_VDEVICE(ATI, 0x436e), sil_3112 },
|
|
|
|
{ PCI_VDEVICE(ATI, 0x4379), sil_3112_no_sata_irq },
|
|
|
|
{ PCI_VDEVICE(ATI, 0x437a), sil_3112_no_sata_irq },
|
|
|
|
|
2005-04-16 16:20:36 -06:00
|
|
|
{ } /* terminate list */
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
/* TODO firmware versions should be added - eric */
|
|
|
|
static const struct sil_drivelist {
|
|
|
|
const char * product;
|
|
|
|
unsigned int quirk;
|
|
|
|
} sil_blacklist [] = {
|
|
|
|
{ "ST320012AS", SIL_QUIRK_MOD15WRITE },
|
|
|
|
{ "ST330013AS", SIL_QUIRK_MOD15WRITE },
|
|
|
|
{ "ST340017AS", SIL_QUIRK_MOD15WRITE },
|
|
|
|
{ "ST360015AS", SIL_QUIRK_MOD15WRITE },
|
|
|
|
{ "ST380023AS", SIL_QUIRK_MOD15WRITE },
|
|
|
|
{ "ST3120023AS", SIL_QUIRK_MOD15WRITE },
|
|
|
|
{ "ST340014ASL", SIL_QUIRK_MOD15WRITE },
|
|
|
|
{ "ST360014ASL", SIL_QUIRK_MOD15WRITE },
|
|
|
|
{ "ST380011ASL", SIL_QUIRK_MOD15WRITE },
|
|
|
|
{ "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
|
|
|
|
{ "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
|
|
|
|
{ "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct pci_driver sil_pci_driver = {
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.id_table = sil_pci_tbl,
|
|
|
|
.probe = sil_init_one,
|
|
|
|
.remove = ata_pci_remove_one,
|
2006-08-14 23:49:30 -06:00
|
|
|
#ifdef CONFIG_PM
|
2006-07-03 01:07:27 -06:00
|
|
|
.suspend = ata_pci_device_suspend,
|
|
|
|
.resume = sil_pci_device_resume,
|
2006-08-14 23:49:30 -06:00
|
|
|
#endif
|
2005-04-16 16:20:36 -06:00
|
|
|
};
|
|
|
|
|
2005-11-06 22:59:37 -07:00
|
|
|
static struct scsi_host_template sil_sht = {
|
2005-04-16 16:20:36 -06:00
|
|
|
.module = THIS_MODULE,
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.ioctl = ata_scsi_ioctl,
|
|
|
|
.queuecommand = ata_scsi_queuecmd,
|
|
|
|
.can_queue = ATA_DEF_QUEUE,
|
|
|
|
.this_id = ATA_SHT_THIS_ID,
|
|
|
|
.sg_tablesize = LIBATA_MAX_PRD,
|
|
|
|
.cmd_per_lun = ATA_SHT_CMD_PER_LUN,
|
|
|
|
.emulated = ATA_SHT_EMULATED,
|
|
|
|
.use_clustering = ATA_SHT_USE_CLUSTERING,
|
|
|
|
.proc_name = DRV_NAME,
|
|
|
|
.dma_boundary = ATA_DMA_BOUNDARY,
|
|
|
|
.slave_configure = ata_scsi_slave_config,
|
2006-05-31 03:28:09 -06:00
|
|
|
.slave_destroy = ata_scsi_slave_destroy,
|
2005-04-16 16:20:36 -06:00
|
|
|
.bios_param = ata_std_bios_param,
|
2007-03-02 01:31:26 -07:00
|
|
|
#ifdef CONFIG_PM
|
2006-07-03 01:07:27 -06:00
|
|
|
.suspend = ata_scsi_device_suspend,
|
|
|
|
.resume = ata_scsi_device_resume,
|
2007-03-02 01:31:26 -07:00
|
|
|
#endif
|
2005-04-16 16:20:36 -06:00
|
|
|
};
|
|
|
|
|
2005-10-22 12:27:05 -06:00
|
|
|
static const struct ata_port_operations sil_ops = {
|
2005-04-16 16:20:36 -06:00
|
|
|
.port_disable = ata_port_disable,
|
|
|
|
.dev_config = sil_dev_config,
|
|
|
|
.tf_load = ata_tf_load,
|
|
|
|
.tf_read = ata_tf_read,
|
|
|
|
.check_status = ata_check_status,
|
|
|
|
.exec_command = ata_exec_command,
|
|
|
|
.dev_select = ata_std_dev_select,
|
|
|
|
.post_set_mode = sil_post_set_mode,
|
|
|
|
.bmdma_setup = ata_bmdma_setup,
|
|
|
|
.bmdma_start = ata_bmdma_start,
|
|
|
|
.bmdma_stop = ata_bmdma_stop,
|
|
|
|
.bmdma_status = ata_bmdma_status,
|
|
|
|
.qc_prep = ata_qc_prep,
|
|
|
|
.qc_issue = ata_qc_issue_prot,
|
2007-01-31 23:06:36 -07:00
|
|
|
.data_xfer = ata_data_xfer,
|
2006-05-15 05:58:27 -06:00
|
|
|
.freeze = sil_freeze,
|
|
|
|
.thaw = sil_thaw,
|
|
|
|
.error_handler = ata_bmdma_error_handler,
|
|
|
|
.post_internal_cmd = ata_bmdma_post_internal_cmd,
|
2006-05-31 03:27:55 -06:00
|
|
|
.irq_handler = sil_interrupt,
|
2005-04-16 16:20:36 -06:00
|
|
|
.irq_clear = ata_bmdma_irq_clear,
|
2007-01-26 00:27:58 -07:00
|
|
|
.irq_on = ata_irq_on,
|
|
|
|
.irq_ack = ata_irq_ack,
|
2005-04-16 16:20:36 -06:00
|
|
|
.scr_read = sil_scr_read,
|
|
|
|
.scr_write = sil_scr_write,
|
|
|
|
.port_start = ata_port_start,
|
|
|
|
};
|
|
|
|
|
2005-11-28 02:06:23 -07:00
|
|
|
static const struct ata_port_info sil_port_info[] = {
|
2005-04-16 16:20:36 -06:00
|
|
|
/* sil_3112 */
|
2005-08-22 16:27:25 -06:00
|
|
|
{
|
|
|
|
.sht = &sil_sht,
|
2006-08-24 01:19:22 -06:00
|
|
|
.flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE,
|
2005-08-22 16:27:25 -06:00
|
|
|
.pio_mask = 0x1f, /* pio0-4 */
|
|
|
|
.mwdma_mask = 0x07, /* mwdma0-2 */
|
|
|
|
.udma_mask = 0x3f, /* udma0-5 */
|
|
|
|
.port_ops = &sil_ops,
|
2006-02-24 21:52:30 -07:00
|
|
|
},
|
2006-06-26 06:23:52 -06:00
|
|
|
/* sil_3112_no_sata_irq */
|
|
|
|
{
|
|
|
|
.sht = &sil_sht,
|
2006-08-24 01:19:22 -06:00
|
|
|
.flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE |
|
2006-06-26 06:23:52 -06:00
|
|
|
SIL_FLAG_NO_SATA_IRQ,
|
|
|
|
.pio_mask = 0x1f, /* pio0-4 */
|
|
|
|
.mwdma_mask = 0x07, /* mwdma0-2 */
|
|
|
|
.udma_mask = 0x3f, /* udma0-5 */
|
|
|
|
.port_ops = &sil_ops,
|
|
|
|
},
|
2006-02-24 21:52:30 -07:00
|
|
|
/* sil_3512 */
|
2005-04-16 16:20:36 -06:00
|
|
|
{
|
|
|
|
.sht = &sil_sht,
|
2006-08-24 01:19:22 -06:00
|
|
|
.flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
|
2006-02-24 21:52:30 -07:00
|
|
|
.pio_mask = 0x1f, /* pio0-4 */
|
|
|
|
.mwdma_mask = 0x07, /* mwdma0-2 */
|
|
|
|
.udma_mask = 0x3f, /* udma0-5 */
|
|
|
|
.port_ops = &sil_ops,
|
|
|
|
},
|
|
|
|
/* sil_3114 */
|
2005-04-16 16:20:36 -06:00
|
|
|
{
|
|
|
|
.sht = &sil_sht,
|
2006-08-24 01:19:22 -06:00
|
|
|
.flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
|
2005-04-16 16:20:36 -06:00
|
|
|
.pio_mask = 0x1f, /* pio0-4 */
|
|
|
|
.mwdma_mask = 0x07, /* mwdma0-2 */
|
|
|
|
.udma_mask = 0x3f, /* udma0-5 */
|
|
|
|
.port_ops = &sil_ops,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* per-port register offsets */
|
|
|
|
/* TODO: we can probably calculate rather than use a table */
|
|
|
|
static const struct {
|
|
|
|
unsigned long tf; /* ATA taskfile register block */
|
|
|
|
unsigned long ctl; /* ATA control/altstatus register block */
|
|
|
|
unsigned long bmdma; /* DMA register block */
|
2006-05-31 03:27:53 -06:00
|
|
|
unsigned long bmdma2; /* DMA register block #2 */
|
2006-03-05 00:03:52 -07:00
|
|
|
unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
|
2005-04-16 16:20:36 -06:00
|
|
|
unsigned long scr; /* SATA control register block */
|
|
|
|
unsigned long sien; /* SATA Interrupt Enable register */
|
|
|
|
unsigned long xfer_mode;/* data transfer mode register */
|
2006-02-24 21:52:30 -07:00
|
|
|
unsigned long sfis_cfg; /* SATA FIS reception config register */
|
2005-04-16 16:20:36 -06:00
|
|
|
} sil_port[] = {
|
|
|
|
/* port 0 ... */
|
2006-05-31 03:27:53 -06:00
|
|
|
{ 0x80, 0x8A, 0x00, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
|
|
|
|
{ 0xC0, 0xCA, 0x08, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
|
|
|
|
{ 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
|
|
|
|
{ 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
|
2005-04-16 16:20:36 -06:00
|
|
|
/* ... port 3 */
|
|
|
|
};
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Jeff Garzik");
|
|
|
|
MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
|
|
|
|
MODULE_VERSION(DRV_VERSION);
|
|
|
|
|
2006-01-27 14:50:27 -07:00
|
|
|
static int slow_down = 0;
|
|
|
|
module_param(slow_down, int, 0444);
|
|
|
|
MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
|
|
|
|
|
2005-08-30 03:42:52 -06:00
|
|
|
|
2005-04-16 16:20:36 -06:00
|
|
|
static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
u8 cache_line = 0;
|
|
|
|
pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
|
|
|
|
return cache_line;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sil_post_set_mode (struct ata_port *ap)
|
|
|
|
{
|
2006-08-24 01:19:22 -06:00
|
|
|
struct ata_host *host = ap->host;
|
2005-04-16 16:20:36 -06:00
|
|
|
struct ata_device *dev;
|
2007-01-31 23:06:36 -07:00
|
|
|
void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
|
|
|
|
void __iomem *addr = mmio_base + sil_port[ap->port_no].xfer_mode;
|
2005-04-16 16:20:36 -06:00
|
|
|
u32 tmp, dev_mode[2];
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
for (i = 0; i < 2; i++) {
|
|
|
|
dev = &ap->device[i];
|
2006-03-31 09:38:18 -07:00
|
|
|
if (!ata_dev_enabled(dev))
|
2005-04-16 16:20:36 -06:00
|
|
|
dev_mode[i] = 0; /* PIO0/1/2 */
|
|
|
|
else if (dev->flags & ATA_DFLAG_PIO)
|
|
|
|
dev_mode[i] = 1; /* PIO3/4 */
|
|
|
|
else
|
|
|
|
dev_mode[i] = 3; /* UDMA */
|
|
|
|
/* value 2 indicates MDMA */
|
|
|
|
}
|
|
|
|
|
|
|
|
tmp = readl(addr);
|
|
|
|
tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
|
|
|
|
tmp |= dev_mode[0];
|
|
|
|
tmp |= (dev_mode[1] << 4);
|
|
|
|
writel(tmp, addr);
|
|
|
|
readl(addr); /* flush */
|
|
|
|
}
|
|
|
|
|
2007-01-31 23:06:36 -07:00
|
|
|
static inline void __iomem *sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
|
2005-04-16 16:20:36 -06:00
|
|
|
{
|
2007-01-31 23:06:36 -07:00
|
|
|
void __iomem *offset = ap->ioaddr.scr_addr;
|
2005-04-16 16:20:36 -06:00
|
|
|
|
|
|
|
switch (sc_reg) {
|
|
|
|
case SCR_STATUS:
|
|
|
|
return offset + 4;
|
|
|
|
case SCR_ERROR:
|
|
|
|
return offset + 8;
|
|
|
|
case SCR_CONTROL:
|
|
|
|
return offset;
|
|
|
|
default:
|
|
|
|
/* do nothing */
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2007-02-16 02:40:06 -07:00
|
|
|
return NULL;
|
2005-04-16 16:20:36 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
|
|
|
|
{
|
2007-01-31 23:06:36 -07:00
|
|
|
void __iomem *mmio = sil_scr_addr(ap, sc_reg);
|
2005-04-16 16:20:36 -06:00
|
|
|
if (mmio)
|
|
|
|
return readl(mmio);
|
|
|
|
return 0xffffffffU;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
|
|
|
|
{
|
2007-01-31 23:06:36 -07:00
|
|
|
void __iomem *mmio = sil_scr_addr(ap, sc_reg);
|
2005-04-16 16:20:36 -06:00
|
|
|
if (mmio)
|
|
|
|
writel(val, mmio);
|
|
|
|
}
|
|
|
|
|
2006-05-31 03:27:55 -06:00
|
|
|
static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
|
|
|
|
{
|
2006-11-16 20:06:21 -07:00
|
|
|
struct ata_eh_info *ehi = &ap->eh_info;
|
2006-05-31 03:27:55 -06:00
|
|
|
struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
|
|
|
|
u8 status;
|
|
|
|
|
2006-05-31 03:28:16 -06:00
|
|
|
if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
|
2006-06-12 03:45:55 -06:00
|
|
|
u32 serror;
|
|
|
|
|
|
|
|
/* SIEN doesn't mask SATA IRQs on some 3112s. Those
|
|
|
|
* controllers continue to assert IRQ as long as
|
|
|
|
* SError bits are pending. Clear SError immediately.
|
|
|
|
*/
|
|
|
|
serror = sil_scr_read(ap, SCR_ERROR);
|
|
|
|
sil_scr_write(ap, SCR_ERROR, serror);
|
|
|
|
|
|
|
|
/* Trigger hotplug and accumulate SError only if the
|
|
|
|
* port isn't already frozen. Otherwise, PHY events
|
|
|
|
* during hardreset makes controllers with broken SIEN
|
|
|
|
* repeat probing needlessly.
|
|
|
|
*/
|
2006-06-28 10:29:30 -06:00
|
|
|
if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
|
2006-06-12 03:45:55 -06:00
|
|
|
ata_ehi_hotplugged(&ap->eh_info);
|
|
|
|
ap->eh_info.serror |= serror;
|
|
|
|
}
|
|
|
|
|
2006-05-31 03:28:16 -06:00
|
|
|
goto freeze;
|
|
|
|
}
|
|
|
|
|
2007-02-24 06:30:36 -07:00
|
|
|
if (unlikely(!qc))
|
2006-05-31 03:27:55 -06:00
|
|
|
goto freeze;
|
|
|
|
|
2007-02-24 06:30:36 -07:00
|
|
|
if (unlikely(qc->tf.flags & ATA_TFLAG_POLLING)) {
|
|
|
|
/* this sometimes happens, just clear IRQ */
|
|
|
|
ata_chk_status(ap);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2006-05-31 03:27:55 -06:00
|
|
|
/* Check whether we are expecting interrupt in this state */
|
|
|
|
switch (ap->hsm_task_state) {
|
|
|
|
case HSM_ST_FIRST:
|
|
|
|
/* Some pre-ATAPI-4 devices assert INTRQ
|
|
|
|
* at this state when ready to receive CDB.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Check the ATA_DFLAG_CDB_INTR flag is enough here.
|
|
|
|
* The flag was turned on only for atapi devices.
|
|
|
|
* No need to check is_atapi_taskfile(&qc->tf) again.
|
|
|
|
*/
|
|
|
|
if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
|
|
|
|
goto err_hsm;
|
|
|
|
break;
|
|
|
|
case HSM_ST_LAST:
|
|
|
|
if (qc->tf.protocol == ATA_PROT_DMA ||
|
|
|
|
qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
|
|
|
|
/* clear DMA-Start bit */
|
|
|
|
ap->ops->bmdma_stop(qc);
|
|
|
|
|
|
|
|
if (bmdma2 & SIL_DMA_ERROR) {
|
|
|
|
qc->err_mask |= AC_ERR_HOST_BUS;
|
|
|
|
ap->hsm_task_state = HSM_ST_ERR;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
case HSM_ST:
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
goto err_hsm;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* check main status, clearing INTRQ */
|
|
|
|
status = ata_chk_status(ap);
|
|
|
|
if (unlikely(status & ATA_BUSY))
|
|
|
|
goto err_hsm;
|
|
|
|
|
|
|
|
/* ack bmdma irq events */
|
|
|
|
ata_bmdma_irq_clear(ap);
|
|
|
|
|
|
|
|
/* kick HSM in the ass */
|
|
|
|
ata_hsm_move(ap, qc, status, 0);
|
|
|
|
|
2006-11-16 20:06:21 -07:00
|
|
|
if (unlikely(qc->err_mask) && (qc->tf.protocol == ATA_PROT_DMA ||
|
|
|
|
qc->tf.protocol == ATA_PROT_ATAPI_DMA))
|
|
|
|
ata_ehi_push_desc(ehi, "BMDMA2 stat 0x%x", bmdma2);
|
|
|
|
|
2006-05-31 03:27:55 -06:00
|
|
|
return;
|
|
|
|
|
|
|
|
err_hsm:
|
|
|
|
qc->err_mask |= AC_ERR_HSM;
|
|
|
|
freeze:
|
|
|
|
ata_port_freeze(ap);
|
|
|
|
}
|
|
|
|
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
2006-10-05 07:55:46 -06:00
|
|
|
static irqreturn_t sil_interrupt(int irq, void *dev_instance)
|
2006-05-31 03:27:55 -06:00
|
|
|
{
|
2006-08-24 01:19:22 -06:00
|
|
|
struct ata_host *host = dev_instance;
|
2007-01-31 23:06:36 -07:00
|
|
|
void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
|
2006-05-31 03:27:55 -06:00
|
|
|
int handled = 0;
|
|
|
|
int i;
|
|
|
|
|
2006-08-24 01:19:22 -06:00
|
|
|
spin_lock(&host->lock);
|
2006-05-31 03:27:55 -06:00
|
|
|
|
2006-08-24 01:19:22 -06:00
|
|
|
for (i = 0; i < host->n_ports; i++) {
|
|
|
|
struct ata_port *ap = host->ports[i];
|
2006-05-31 03:27:55 -06:00
|
|
|
u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
|
|
|
|
|
|
|
|
if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED))
|
|
|
|
continue;
|
|
|
|
|
2006-06-26 06:23:52 -06:00
|
|
|
/* turn off SATA_IRQ if not supported */
|
|
|
|
if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
|
|
|
|
bmdma2 &= ~SIL_DMA_SATA_IRQ;
|
|
|
|
|
2006-06-11 23:18:51 -06:00
|
|
|
if (bmdma2 == 0xffffffff ||
|
|
|
|
!(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
|
2006-05-31 03:27:55 -06:00
|
|
|
continue;
|
|
|
|
|
|
|
|
sil_host_intr(ap, bmdma2);
|
|
|
|
handled = 1;
|
|
|
|
}
|
|
|
|
|
2006-08-24 01:19:22 -06:00
|
|
|
spin_unlock(&host->lock);
|
2006-05-31 03:27:55 -06:00
|
|
|
|
|
|
|
return IRQ_RETVAL(handled);
|
|
|
|
}
|
|
|
|
|
2006-05-15 05:58:27 -06:00
|
|
|
static void sil_freeze(struct ata_port *ap)
|
|
|
|
{
|
2007-01-31 23:06:36 -07:00
|
|
|
void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
|
2006-05-15 05:58:27 -06:00
|
|
|
u32 tmp;
|
|
|
|
|
2006-05-31 03:28:16 -06:00
|
|
|
/* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
|
|
|
|
writel(0, mmio_base + sil_port[ap->port_no].sien);
|
|
|
|
|
2006-05-15 05:58:27 -06:00
|
|
|
/* plug IRQ */
|
|
|
|
tmp = readl(mmio_base + SIL_SYSCFG);
|
|
|
|
tmp |= SIL_MASK_IDE0_INT << ap->port_no;
|
|
|
|
writel(tmp, mmio_base + SIL_SYSCFG);
|
|
|
|
readl(mmio_base + SIL_SYSCFG); /* flush */
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sil_thaw(struct ata_port *ap)
|
|
|
|
{
|
2007-01-31 23:06:36 -07:00
|
|
|
void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
|
2006-05-15 05:58:27 -06:00
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
/* clear IRQ */
|
|
|
|
ata_chk_status(ap);
|
|
|
|
ata_bmdma_irq_clear(ap);
|
|
|
|
|
2006-06-26 06:23:52 -06:00
|
|
|
/* turn on SATA IRQ if supported */
|
|
|
|
if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
|
|
|
|
writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
|
2006-05-31 03:28:16 -06:00
|
|
|
|
2006-05-15 05:58:27 -06:00
|
|
|
/* turn on IRQ */
|
|
|
|
tmp = readl(mmio_base + SIL_SYSCFG);
|
|
|
|
tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
|
|
|
|
writel(tmp, mmio_base + SIL_SYSCFG);
|
|
|
|
}
|
|
|
|
|
2005-04-16 16:20:36 -06:00
|
|
|
/**
|
|
|
|
* sil_dev_config - Apply device/host-specific errata fixups
|
|
|
|
* @ap: Port containing device to be examined
|
|
|
|
* @dev: Device to be examined
|
|
|
|
*
|
|
|
|
* After the IDENTIFY [PACKET] DEVICE step is complete, and a
|
|
|
|
* device is known to be present, this function is called.
|
|
|
|
* We apply two errata fixups which are specific to Silicon Image,
|
|
|
|
* a Seagate and a Maxtor fixup.
|
|
|
|
*
|
|
|
|
* For certain Seagate devices, we must limit the maximum sectors
|
|
|
|
* to under 8K.
|
|
|
|
*
|
|
|
|
* For certain Maxtor devices, we must not program the drive
|
|
|
|
* beyond udma5.
|
|
|
|
*
|
|
|
|
* Both fixups are unfairly pessimistic. As soon as I get more
|
|
|
|
* information on these errata, I will create a more exhaustive
|
|
|
|
* list, and apply the fixups to only the specific
|
|
|
|
* devices/hosts/firmwares that need it.
|
|
|
|
*
|
|
|
|
* 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
|
|
|
|
* The Maxtor quirk is in the blacklist, but I'm keeping the original
|
|
|
|
* pessimistic fix for the following reasons...
|
|
|
|
* - There seems to be less info on it, only one device gleaned off the
|
|
|
|
* Windows driver, maybe only one is affected. More info would be greatly
|
|
|
|
* appreciated.
|
|
|
|
* - But then again UDMA5 is hardly anything to complain about
|
|
|
|
*/
|
|
|
|
static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
|
|
|
|
{
|
2006-11-01 02:38:52 -07:00
|
|
|
int print_info = ap->eh_context.i.flags & ATA_EHI_PRINTINFO;
|
2005-04-16 16:20:36 -06:00
|
|
|
unsigned int n, quirks = 0;
|
2007-01-02 04:18:49 -07:00
|
|
|
unsigned char model_num[ATA_ID_PROD_LEN + 1];
|
2005-04-16 16:20:36 -06:00
|
|
|
|
2007-01-02 04:18:49 -07:00
|
|
|
ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
|
2005-04-16 16:20:36 -06:00
|
|
|
|
2005-07-31 11:13:24 -06:00
|
|
|
for (n = 0; sil_blacklist[n].product; n++)
|
2006-02-12 06:47:04 -07:00
|
|
|
if (!strcmp(sil_blacklist[n].product, model_num)) {
|
2005-04-16 16:20:36 -06:00
|
|
|
quirks = sil_blacklist[n].quirk;
|
|
|
|
break;
|
|
|
|
}
|
2005-07-31 11:13:24 -06:00
|
|
|
|
2005-04-16 16:20:36 -06:00
|
|
|
/* limit requests to 15 sectors */
|
2006-01-27 14:50:27 -07:00
|
|
|
if (slow_down ||
|
|
|
|
((ap->flags & SIL_FLAG_MOD15WRITE) &&
|
|
|
|
(quirks & SIL_QUIRK_MOD15WRITE))) {
|
2006-11-01 02:38:52 -07:00
|
|
|
if (print_info)
|
|
|
|
ata_dev_printk(dev, KERN_INFO, "applying Seagate "
|
|
|
|
"errata fix (mod15write workaround)\n");
|
2006-02-12 07:32:59 -07:00
|
|
|
dev->max_sectors = 15;
|
2005-04-16 16:20:36 -06:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* limit to udma5 */
|
|
|
|
if (quirks & SIL_QUIRK_UDMA5MAX) {
|
2006-11-01 02:38:52 -07:00
|
|
|
if (print_info)
|
|
|
|
ata_dev_printk(dev, KERN_INFO, "applying Maxtor "
|
|
|
|
"errata fix %s\n", model_num);
|
2006-03-23 22:07:50 -07:00
|
|
|
dev->udma_mask &= ATA_UDMA5;
|
2005-04-16 16:20:36 -06:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-07-03 01:07:27 -06:00
|
|
|
static void sil_init_controller(struct pci_dev *pdev,
|
2006-08-24 01:19:22 -06:00
|
|
|
int n_ports, unsigned long port_flags,
|
2006-07-03 01:07:27 -06:00
|
|
|
void __iomem *mmio_base)
|
|
|
|
{
|
|
|
|
u8 cls;
|
|
|
|
u32 tmp;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* Initialize FIFO PCI bus arbitration */
|
|
|
|
cls = sil_get_device_cache_line(pdev);
|
|
|
|
if (cls) {
|
|
|
|
cls >>= 3;
|
|
|
|
cls++; /* cls = (line_size/8)+1 */
|
|
|
|
for (i = 0; i < n_ports; i++)
|
|
|
|
writew(cls << 8 | cls,
|
|
|
|
mmio_base + sil_port[i].fifo_cfg);
|
|
|
|
} else
|
|
|
|
dev_printk(KERN_WARNING, &pdev->dev,
|
|
|
|
"cache line size not set. Driver may not function\n");
|
|
|
|
|
|
|
|
/* Apply R_ERR on DMA activate FIS errata workaround */
|
2006-08-24 01:19:22 -06:00
|
|
|
if (port_flags & SIL_FLAG_RERR_ON_DMA_ACT) {
|
2006-07-03 01:07:27 -06:00
|
|
|
int cnt;
|
|
|
|
|
|
|
|
for (i = 0, cnt = 0; i < n_ports; i++) {
|
|
|
|
tmp = readl(mmio_base + sil_port[i].sfis_cfg);
|
|
|
|
if ((tmp & 0x3) != 0x01)
|
|
|
|
continue;
|
|
|
|
if (!cnt)
|
|
|
|
dev_printk(KERN_INFO, &pdev->dev,
|
|
|
|
"Applying R_ERR on DMA activate "
|
|
|
|
"FIS errata fix\n");
|
|
|
|
writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
|
|
|
|
cnt++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (n_ports == 4) {
|
|
|
|
/* flip the magic "make 4 ports work" bit */
|
|
|
|
tmp = readl(mmio_base + sil_port[2].bmdma);
|
|
|
|
if ((tmp & SIL_INTR_STEERING) == 0)
|
|
|
|
writel(tmp | SIL_INTR_STEERING,
|
|
|
|
mmio_base + sil_port[2].bmdma);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-04-16 16:20:36 -06:00
|
|
|
static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
|
|
|
|
{
|
|
|
|
static int printed_version;
|
2007-01-20 00:00:28 -07:00
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
struct ata_probe_ent *probe_ent;
|
2005-08-30 03:18:18 -06:00
|
|
|
void __iomem *mmio_base;
|
2005-04-16 16:20:36 -06:00
|
|
|
int rc;
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
if (!printed_version++)
|
2005-10-30 12:39:11 -07:00
|
|
|
dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
|
2005-04-16 16:20:36 -06:00
|
|
|
|
2007-01-20 00:00:28 -07:00
|
|
|
rc = pcim_enable_device(pdev);
|
2005-04-16 16:20:36 -06:00
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
|
2007-01-31 23:06:36 -07:00
|
|
|
rc = pcim_iomap_regions(pdev, 1 << SIL_MMIO_BAR, DRV_NAME);
|
|
|
|
if (rc == -EBUSY)
|
2007-01-20 00:00:28 -07:00
|
|
|
pcim_pin_device(pdev);
|
2007-01-31 23:06:36 -07:00
|
|
|
if (rc)
|
2007-01-20 00:00:28 -07:00
|
|
|
return rc;
|
2005-04-16 16:20:36 -06:00
|
|
|
|
|
|
|
rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
|
|
|
|
if (rc)
|
2007-01-20 00:00:28 -07:00
|
|
|
return rc;
|
2005-04-16 16:20:36 -06:00
|
|
|
rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
|
|
|
|
if (rc)
|
2007-01-20 00:00:28 -07:00
|
|
|
return rc;
|
2005-04-16 16:20:36 -06:00
|
|
|
|
2007-01-20 00:00:28 -07:00
|
|
|
probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
|
|
|
|
if (probe_ent == NULL)
|
|
|
|
return -ENOMEM;
|
2005-04-16 16:20:36 -06:00
|
|
|
|
|
|
|
INIT_LIST_HEAD(&probe_ent->node);
|
|
|
|
probe_ent->dev = pci_dev_to_dev(pdev);
|
|
|
|
probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
|
|
|
|
probe_ent->sht = sil_port_info[ent->driver_data].sht;
|
|
|
|
probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
|
|
|
|
probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
|
|
|
|
probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
|
|
|
|
probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
|
|
|
|
probe_ent->irq = pdev->irq;
|
2006-07-01 20:29:42 -06:00
|
|
|
probe_ent->irq_flags = IRQF_SHARED;
|
2006-08-24 01:19:22 -06:00
|
|
|
probe_ent->port_flags = sil_port_info[ent->driver_data].flags;
|
2005-04-16 16:20:36 -06:00
|
|
|
|
2007-01-31 23:06:36 -07:00
|
|
|
probe_ent->iomap = pcim_iomap_table(pdev);
|
2005-04-16 16:20:36 -06:00
|
|
|
|
2007-01-31 23:06:36 -07:00
|
|
|
mmio_base = probe_ent->iomap[SIL_MMIO_BAR];
|
2005-04-16 16:20:36 -06:00
|
|
|
|
|
|
|
for (i = 0; i < probe_ent->n_ports; i++) {
|
2007-01-31 23:06:36 -07:00
|
|
|
probe_ent->port[i].cmd_addr = mmio_base + sil_port[i].tf;
|
2005-04-16 16:20:36 -06:00
|
|
|
probe_ent->port[i].altstatus_addr =
|
2007-01-31 23:06:36 -07:00
|
|
|
probe_ent->port[i].ctl_addr = mmio_base + sil_port[i].ctl;
|
|
|
|
probe_ent->port[i].bmdma_addr = mmio_base + sil_port[i].bmdma;
|
|
|
|
probe_ent->port[i].scr_addr = mmio_base + sil_port[i].scr;
|
2005-04-16 16:20:36 -06:00
|
|
|
ata_std_ports(&probe_ent->port[i]);
|
|
|
|
}
|
|
|
|
|
2006-08-24 01:19:22 -06:00
|
|
|
sil_init_controller(pdev, probe_ent->n_ports, probe_ent->port_flags,
|
2006-07-03 01:07:27 -06:00
|
|
|
mmio_base);
|
2005-04-16 16:20:36 -06:00
|
|
|
|
|
|
|
pci_set_master(pdev);
|
|
|
|
|
2007-01-20 00:00:28 -07:00
|
|
|
if (!ata_device_add(probe_ent))
|
|
|
|
return -ENODEV;
|
2005-04-16 16:20:36 -06:00
|
|
|
|
2007-01-20 00:00:28 -07:00
|
|
|
devm_kfree(dev, probe_ent);
|
2005-04-16 16:20:36 -06:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-08-14 23:49:30 -06:00
|
|
|
#ifdef CONFIG_PM
|
2006-07-03 01:07:27 -06:00
|
|
|
static int sil_pci_device_resume(struct pci_dev *pdev)
|
|
|
|
{
|
2006-08-24 01:19:22 -06:00
|
|
|
struct ata_host *host = dev_get_drvdata(&pdev->dev);
|
2006-12-26 03:39:50 -07:00
|
|
|
int rc;
|
|
|
|
|
|
|
|
rc = ata_pci_device_do_resume(pdev);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
2006-07-03 01:07:27 -06:00
|
|
|
|
2006-08-24 01:19:22 -06:00
|
|
|
sil_init_controller(pdev, host->n_ports, host->ports[0]->flags,
|
2007-01-31 23:06:36 -07:00
|
|
|
host->iomap[SIL_MMIO_BAR]);
|
2006-08-24 01:19:22 -06:00
|
|
|
ata_host_resume(host);
|
2006-07-03 01:07:27 -06:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2006-08-14 23:49:30 -06:00
|
|
|
#endif
|
2006-07-03 01:07:27 -06:00
|
|
|
|
2005-04-16 16:20:36 -06:00
|
|
|
static int __init sil_init(void)
|
|
|
|
{
|
2006-08-10 03:13:18 -06:00
|
|
|
return pci_register_driver(&sil_pci_driver);
|
2005-04-16 16:20:36 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit sil_exit(void)
|
|
|
|
{
|
|
|
|
pci_unregister_driver(&sil_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
module_init(sil_init);
|
|
|
|
module_exit(sil_exit);
|