2006-01-31 19:29:18 -07:00
|
|
|
/* ITLB ** ICACHE line 1: Context 0 check and TSB load */
|
|
|
|
ldxa [%g0] ASI_IMMU_TSB_8KB_PTR, %g1 ! Get TSB 8K pointer
|
|
|
|
ldxa [%g0] ASI_IMMU, %g6 ! Get TAG TARGET
|
|
|
|
srlx %g6, 48, %g5 ! Get context
|
|
|
|
brz,pn %g5, kvmap_itlb ! Context 0 processing
|
|
|
|
nop ! Delay slot (fill me)
|
2006-02-01 16:55:21 -07:00
|
|
|
TSB_LOAD_QUAD(%g1, %g4) ! Load TSB entry
|
2006-01-31 19:29:18 -07:00
|
|
|
cmp %g4, %g6 ! Compare TAG
|
2006-02-11 22:57:54 -07:00
|
|
|
sethi %hi(PAGE_EXEC), %g4 ! Setup exec check
|
2006-01-31 19:29:18 -07:00
|
|
|
|
|
|
|
/* ITLB ** ICACHE line 2: TSB compare and TLB load */
|
2006-02-11 22:57:54 -07:00
|
|
|
ldx [%g4 + %lo(PAGE_EXEC)], %g4
|
2006-01-31 19:29:18 -07:00
|
|
|
bne,pn %xcc, tsb_miss_itlb ! Miss
|
|
|
|
mov FAULT_CODE_ITLB, %g3
|
|
|
|
andcc %g5, %g4, %g0 ! Executable?
|
|
|
|
be,pn %xcc, tsb_do_fault
|
|
|
|
nop ! Delay slot, fill me
|
|
|
|
stxa %g5, [%g0] ASI_ITLB_DATA_IN ! Load TLB
|
|
|
|
retry ! Trap done
|
|
|
|
|
|
|
|
/* ITLB ** ICACHE line 3: */
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
|
|
|
|
/* ITLB ** ICACHE line 4: */
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|
|
|
|
nop
|